SX1233IMLTRT Semtech, SX1233IMLTRT Datasheet - Page 31

RF Transceiver Extended Bands Japan-Korea

SX1233IMLTRT

Manufacturer Part Number
SX1233IMLTRT
Description
RF Transceiver Extended Bands Japan-Korea
Manufacturer
Semtech
Datasheet

Specifications of SX1233IMLTRT

Transmitting Current
95mA
Data Rate
600Kbps
Rf Ic Case Style
QFN
No. Of Pins
24
Supply Voltage Range
1.8V To 3.6V
Operating Temperature Range
-40°C To +85°C
Receiving Current
17mA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SX1233IMLTRT
Manufacturer:
INFINEON
Quantity:
4 300
3.5.13. Bit Synchronizer
The Bit Synchronizer is a block that provides a clean and synchronized digital output, free of glitches. Its output is made
available on pin DIO1/DCLK in Continuous mode and can be disabled through register settings. However, for optimum
receiver performance its use when running Continuous mode is strongly advised.
The Bit Synchronizer is automatically activated in Packet mode. Its bit rate is controlled by BitRateMsb and BitRateLsb in
RegBitrate.
To ensure correct operation of the Bit Synchronizer, the following conditions have to be satisfied:
Notes - If the Bit Rates of transmitter and receiver are known to be the same, the SX1233 will be able to receive an infinite
3.5.14. Frequency Error Indicator
This function provides information about the frequency error of the local oscillator (LO) compared with the carrier frequency
of a modulated signal at the input of the receiver. When the FEI block is launched, the frequency error is measured and the
Rev 5 - June 2011
ADVANCED COMMUNICATIONS & SENSING
A preamble (0x55 or 0xAA) of 12 bits is required for synchronization (from the RxReady interrupt)
The subsequent payload bit stream must have at least one transition form '0' to '1' or '1' to '0 every 16 bits during data
transmission
The bit rate matching between the transmitter and the receiver must be better than 6.5 %.
unbalanced sequence (all “0s” or all ”1s”) with no restriction.
- If there is a difference in Bit Rate between Tx and Rx, the amount of adjacent bits at the same level that the
BitSync can withstand can be estimated as follows:
- This implies approximately 6 consecutive unbalanced bytes when the Bit Rate precision is 1%, which is easily
achievable (crystal tolerance is in the range of 50 to 100 ppm).
DCLK in continuous
Raw demodulator
To pin DATA and
BitSync Output
(FSK or OOK)
output
mode
Figure 13. Bit Synchronizer Description
DATA
DCLK
Page 31
DATASHEET
www.semtech.com
SX1233

Related parts for SX1233IMLTRT