MCIMX27MJP4A Freescale, MCIMX27MJP4A Datasheet - Page 35

MCIMX27MJP4A

Manufacturer Part Number
MCIMX27MJP4A
Description
Manufacturer
Freescale
Datasheet

Specifications of MCIMX27MJP4A

Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MCIMX27MJP4A
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MCIMX27MJP4A
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MCIMX27MJP4AR2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
3.1
The i.MX27/MX27L processor consists of three major sets for power supply voltage named Q
logic supply), FUSE
Voltage Regulators and power-on devices must provide the applications processor with a specific sequence
of power and resets to ensure proper operation.
It is important that the applications processor power supplies be powered-up in a certain order to avoid
unintentional fuse blown. Q
or
3.2
This section discusses the multiplexing of EMI signals. The EMI signals’ multiplexing is done inside the
EMI.
Freescale Semiconductor
Note: Both 1-Wire and Fast Ethernet Controller signals are multiplexed with other signals. As a result these signal names do not
1-Wire Signals:
Fast Ethernet Controller (FEC) Signals on the i.MX27. The ATA module does not exist on the i.MX27L:
Note: The Rest ATA signals are multiplexed with PCMCIA Pads.
The 1-Wire input and output signal is multiplexed with JTAG RTCK pad, PE16.
FEC_TX_EN: Transmit enable signal, through GPIO multiplexed with ATA_DATA15 pad; PF23
FEC_TX_ER: Transmit Data Error; through GPIO multiplexed with ATA_DATA14 pad; PD16
FEC_COL: Collision signal; through GPIO multiplexed with ATA_DATA13 pad; PD15
FEC_RX_CLK: Receive Clock signal; through GPIO multiplexed with ATA_DATA12 pad; PD14
FEC_RX_DV: Receive data Valid signal; through GPIO multiplexed with ATA_DATA11 pad; PD13
FEC_RXD0: Receive Data0; through GPIO multiplexed with ATA_DATA10 pad; PD12
FEC_TX_CLK: Transmit Clock signal; through GPIO multiplexed with ATA_DATA9 pad; PD11
FEC_CRS: Carrier Sense enable; through GPIO multiplexed with ATA_DATA8 pad; PD10
FEC_MDC: Management Data Clock; through GPIO multiplexed with ATA_DATA7 pad; PD9
FEC_MDIO: Management Data Input/Output, multiplexed with ATA_DATA6 pad; PD8
FEC_RXD3–1: Receive Data; through GPIO multiplexed with ATA_DATA5–3 pad; PD7–5
FEC_RX_ER: Receive Data Error; through GPIO multiplexed with ATA_DATA2 pad; PD4
FEC_TXD3–2: Transmit Data; through GPIO multiplexed with ATA_DATA1–0; pad; PD3–2
FEC_TXD1: Transmit Data; through GPIO multiplexed with SD3_CLK pad; PD1
FEC_TXD0: Transmit Data; through GPIO multiplexed with SD3_CMD pad; PD0
1. Q
2. FUSE
1. Q
2. FUSE
appear in this list. The signals are listed below with the named signal that they are multiplexed.
Table 4
descriptions.
descriptions.
Pad Name
VDD
VDD
Power-Up Sequence
EMI Pins Multiplexing
(1.5 V)
(1.5 V), N
VDD
VDD
lists the i.MX27 pin names, pad types, and the memory devices’ equivalent pin names.
(1.8 V).
(1.8 V), N
VDD
VDD
(analog supply for FUSEBOX), and N
Table 3. i.MX27/MX27L Signal Descriptions (continued)
(1.8/2.775 V), and Analog Supplies (2.775 V). See
VDD
VDD
(1.8/2.775 V), and Analog Supplies (2.775 V). See
should be powered up before FUSE
i.MX27 and i.MX27L Data Sheet, Rev. 1.6
Function/Notes
VDD
,VDDA (IO supply). The External
VDD
. The recommended order is:
Table 3
Table 3
for signal
Signal Descriptions
for signal
VDD
(core
35

Related parts for MCIMX27MJP4A