RG82845 S L5V7 Intel, RG82845 S L5V7 Datasheet - Page 41

no-image

RG82845 S L5V7

Manufacturer Part Number
RG82845 S L5V7
Description
Manufacturer
Intel
Datasheet

Specifications of RG82845 S L5V7

Lead Free Status / RoHS Status
Not Compliant
3.4.5
Intel
®
82845 MCH for SDR Datasheet
R
CKSTR—Strength Control Register (Clock Signal Group)
Memory Address Offset:
Default Value:
Access:
Size:
This register controls the drive strength of the I/O buffers for the Clock (CK) signal group
including both the CK and CK# signals. This group has two possible loadings depending on the
width of SDRAM devices used in each row of memory (x8 or x16). The proper strength can be
independently programmed for each configuration. The actual strength used for each signal is
determined by the DRAMWIDTH Register (offset 2Ch).
6:4
2:0
Bit
7
3
Reserved.
CK x16 Strength Control. This field selects the signal drive strength.
000 = 0.75 X (default)
001 = 1.00 X
010 = 1.25 X
011 = 1.50 X
100 = 2.00 X
101 = 2.50 X
110 = 3.00 X
111 = 4.00 X
Reserved.
CK x8 Strength Control. This field selects the signal drive strength.
000 = 0.75 X (default)
001 = 1.00 X
010 = 1.25 X
011 = 1.50 X
100 = 2.00 X
101 = 2.50 X
110 = 3.00 X
111 = 4.00 X
33h
00h
R/W
8 bits
Descriptions
Register Description
41

Related parts for RG82845 S L5V7