ICS95V842AFLF IDT, Integrated Device Technology Inc, ICS95V842AFLF Datasheet
ICS95V842AFLF
Specifications of ICS95V842AFLF
Related parts for ICS95V842AFLF
ICS95V842AFLF Summary of contents
Page 1
DDR Phase Lock Loop Clock Driver (60MHz - 220MHz) Recommended Application: 1:2 DDRI Clock Driver Product Description/Features: • Low skew, low jitter PLL clock driver • Feedback pins for input to output synchronization • Spread Spectrum tolerant inputs • With ...
Page 2
ICS95V842 Pin Descriptions PIN # PIN NAME PIN TYPE 1 VDD2.5 PWR 2 DDRT0 OUT 3 DDRC0 OUT 4 GND PWR 5 CLK_INT IN 6 CLK_INC IN 7 AVDD PWR 8 AGND PWR 9 FB_OUTC OUT 10 FB_OUTT OUT 11 ...
Page 3
Absolute Maximum Ratings Supply Voltage: (VDD & AVDD -0.5V to 3.6V Input clamp current: I (VI < > VDD ...
Page 4
ICS95V842 DC Electrical Characteristics TA = 0°C to +85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated) PARAMETER SYMBOL Supply Voltage V DDQ Low level input voltage High level input voltage V DC input signal voltage ...
Page 5
Switching Characteristics T = 0°C to +85°C; Supply Voltage AVDD, VDD = 2.5 V +/- 0.2V (unless otherwise stated) A PARAMETER 3 Max clock frequency Application Frequency 3 Range Input clock duty cycle Input clock slew rate CLK stabilization Low-to ...
Page 6
ICS95V842 V DD/2 ICS95V842 -V DD/2 NOTE: V (TT) = GND Y , FB_OUTC FB_OUTT X 0830B—11/24/08 Parameter Measurement Information (CLKC) V (CLKC) ICS95V842 GND Figure 1. IBIS Model Output Load ...
Page 7
CLK_INC CLK_INT FB_INC FB_INT FB_OUTC FB_OUTT FB_OUTC FB_OUTT FB_OUTC FB_OUTT X 0830B—11/24/08 Parameter Measurement Information ...
Page 8
ICS95V842 Y , FB_OUTC FB_OUTT X 20% Clock Inputs and Outputs 0830B—11/24/08 Parameter Measurement Information t (hper_n+1) t (hper_n (jit_Hper) (jit_Hper_n) 2xf O Figure 7. Half-Period Jitter 80% Rise ...
Page 9
Ordering Information 95V842yFzLF-T XXXX 0830B—11/24/08 16-Lead, 150 mil SSOP (QSOP) In Millimeters SYMBOL COMMON DIMENSIONS MIN MAX A 1.35 1.75 A1 0.10 0. 1.50 b 0.20 0.30 c 0.18 0.25 D SEE ...