ICS9248BF-195 IDT, Integrated Device Technology Inc, ICS9248BF-195 Datasheet - Page 13

no-image

ICS9248BF-195

Manufacturer Part Number
ICS9248BF-195
Description
IC FREQ GENERATOR/BUFFER 48-SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Frequency Generatorr
Datasheet

Specifications of ICS9248BF-195

Input
Crystal
Output
Clock
Frequency - Max
137MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-SSOP
Frequency-max
137MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
9248BF-195

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS9248BF-195LF
Manufacturer:
ICS
Quantity:
60
Part Number:
ICS9248BF-195LF
Manufacturer:
ICS
Quantity:
79
CLK_STOP# Timing Diagram
CLK_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power
operation. CLK_STOP# is synchronized by the ICS9248-195. The minimum that the CPU clock is enabled (CLK_STOP#
high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks
will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse.
CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks.
0375E—12/15/08
Notes:
1. All timing is referenced to the internal CPU clock.
2. CLK_STOP# is an asynchronous input and metastable conditions may exist. This signal is
3. SDRAM-F output is controlled by Buffer in signal, not affected by the ICS9248-195
4. All other clocks continue to run undisturbed.
synchronized to the CPU clocks inside the ICS9248-195.
CLK_STOP# signal. SDRAM are controlled as shown.
PCI_STOP# (High)
CLK_STOP#
CPUCLK _F
INTERNAL
SDRAM_F
CPUCLK
CPUCLK
PCICLK
SDRAM
13
ICS9248-195

Related parts for ICS9248BF-195