ICS9179BF-03T IDT, Integrated Device Technology Inc, ICS9179BF-03T Datasheet - Page 4

no-image

ICS9179BF-03T

Manufacturer Part Number
ICS9179BF-03T
Description
IC FANOUT BUFFER LOW SKEW 28SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Fanout Buffer (Distribution)r
Datasheet

Specifications of ICS9179BF-03T

Number Of Circuits
1
Ratio - Input:output
1:10
Differential - Input:output
No/No
Input
Clock
Output
Clock
Frequency - Max
133MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-SSOP
Frequency-max
133MHz
Number Of Outputs
10
Operating Supply Voltage (max)
3.465V
Operating Temp Range
0C to 70C
Propagation Delay Time
8ns
Operating Supply Voltage (min)
3.135V
Mounting
Surface Mount
Pin Count
28
Operating Supply Voltage (typ)
3.3V
Package Type
SSOP
Input Frequency
133MHz
Duty Cycle
55%
Operating Temperature Classification
Commercial
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
9179BF-03T
0258K 12/15/08
How to Write:
• Controller (host) sends a start bit.
• Controller (host) sends the write address D2
• ICS clock will acknowledge
• Controller (host) sends a dummy command code
• ICS clock will acknowledge
• Controller (host) sends a dummy byte count
• ICS clock will acknowledge
• Controller (host) starts sending first byte (Byte 0)
• ICS clock will acknowledge each byte one at a time.
Notes:
1.
2.
3.
4.
5.
6.
ICS9179-03
through byte 5
The ICS clock generator is a slave/receiver, I
verification. Read-Back will support Intel PIIX4 "Block-Read" protocol.
The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode)
The input is operating at 3.3V logic levels.
The data byte format is 8 bit bytes.
To simplify the clock generator I
bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete
byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored
for those two bytes. The data is loaded until a Stop sequence is issued.
At power-on, all registers are set to a default condition, as shown.
Dummy Command Code
Dummy Byte Count
Controller (Host)
Address
Start Bit
Stop Bit
Byte 0
Byte 1
Byte 2
Byte 3
Byte 4
Byte 5
Byte 6
D2
(H)
How to Write:
The information in this section assumes familiarity with I
General I
ICS (Slave/Receiver)
ACK
ACK
ACK
ACK
ACK
ACK
ACK
ACK
ACK
ACK
2
C interface, the protocol is set to use only "Block-Writes" from the controller. The
2
C serial interface information
(H)
2
C component. It can read back the data stored in the latches for
4
How to Read:
• Controller (host) will send start bit.
• Controler (host) sends the read address D3
• ICS clock will acknowledge
• ICS clock will send the byte count
• Controller (host) acknowledges
• ICS clock sends first byte (Byte 0) through byte 6
• Controller (host) will need to acknowledge each byte
• Controller (host) will send a stop bit
Controller (Host)
2
Address
C programming.
Start Bit
Stop Bit
D3
ACK
ACK
ACK
ACK
ACK
ACK
ACK
ACK
(H)
How to Read:
ICS (Slave/Receiver)
Byte Count
Byte 0
Byte 1
Byte 2
Byte 3
Byte 4
Byte 5
Byte 6
ACK
(H)

Related parts for ICS9179BF-03T