ICS9179BF-01T IDT, Integrated Device Technology Inc, ICS9179BF-01T Datasheet - Page 4

no-image

ICS9179BF-01T

Manufacturer Part Number
ICS9179BF-01T
Description
IC CLOCK BUFFER SDRAM 48-SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Fanout Buffer (Distribution)r
Datasheet

Specifications of ICS9179BF-01T

Number Of Circuits
1
Ratio - Input:output
1:18
Differential - Input:output
No/No
Input
Clock
Output
Clock
Frequency - Max
150MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-SSOP
Frequency-max
150MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
9179BF-01T
ICS9179B-01
General I
A.
B.
C.
D.
E.
F.
G.
H.
Serial Configuration Command Bitmaps
Byte 0: SDRAM Clock Register
Notes: 1 = Enabled; 0 = Disabled, outputs held low
For the clock generator to be addressed by an I
sequence, with an acknowledge bit between each byte.
The clock generator is a slave/receiver I
in the latches for verification. (set R/W# to 1 above). There is no BYTE count supported, so it does not meet
the Intel SMB PIIX4 protocol.
The data transfer rate supported by this clock generator is 100K bits/sec (standard mode)
The input is operating at 3.3V logic levels.
The data byte format is 8 bit bytes.
To simplify the clock generator I
bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete
byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored
for those two bytes. The data is loaded until a Stop sequence is issued.
maintain all prior programming information.
At power-on, all registers are set to a default condition. Bytes 0 through 2 default to a 1 (Enabled output state).
In the power down mode (PWR_DWN# Low), the SDATA and SCLK pins are tristated and the internal data latches
2
C serial interface information
2
C interface, the protocol is set to use only block writes from the controller. The
2
C component. It can "read back "(in Philips I
Note: PWD = Power-Up Default
2
C controller, the following address must be sent as a start
4
Byte 0, 1, 2, etc in sequence until STOP.
Then Byte 0, 1, 2, etc in
sequence until STOP.
2
C protocol) the data stored

Related parts for ICS9179BF-01T