ICS889875AKLFT IDT, Integrated Device Technology Inc, ICS889875AKLFT Datasheet - Page 2

no-image

ICS889875AKLFT

Manufacturer Part Number
ICS889875AKLFT
Description
IC BUFFER/DIVIDER LVDS 16-VFQFPN
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Divider, Multiplexerr
Datasheet

Specifications of ICS889875AKLFT

Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
Yes/Yes
Input
CML, LVDS, LVPECL
Output
LVDS
Frequency - Max
2GHz
Voltage - Supply
2.375 V ~ 2.625 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-VFQFN
Frequency-max
2GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
889875AKLFT
Table 1. Pin Descriptions
NOTE: Pullup refers to internal input resistors. See Table 2, Pin Characteristics, for typical values.
Table 2. Pin Characteristics
IDT™ / ICS™ LVDS BUFFER/DIVIDER W/INTERNAL TERMINATION
Symbol
R
ICS889875
DIFFERENTIAL-TO-LVDS BUFFER/DIVIDER W/INTERNAL TERMINATION
PULLUP
5, 15, 16
Number
7, 14
1, 2
3, 4
10
11
12
13
6
8
9
Parameter
Input Pullup Resistor
S2, S1, S0
nDISABLE
nRESET/
Q0, nQ0
Q1, nQ1
V
Name
REF_AC
GND
V
nIN
V
nc
IN
DD
T
Unused
Output
Output
Output
Power
Power
Input
Input
Input
Input
Input
Type
Pullup
Pullup
Test Conditions
Description
Differential output pair. Divide by 1, 2, 4, 8, or 16. Unused outputs must be
terminated with 100
LVDS interface levels.
Differential output pair. Divide by 1, 2, 4, 8, or 16. Unused outputs must be
terminated with 100
LVDS interface levels.
Select pins. Internal 37k
Input threshold is V
No connect.
Power supply pins.
Synchronizing enable/disable pin. When LOW, resets the divider (divided by
1, 2, 4, 8 or 16 mode). When HIGH, disconnected. The reset and disable
function occurs on the next high-to-low clock input transition.
Input threshold is V
LVTTL / LVCMOS interface levels.
Inverting differential LVPECL clock input. R
Reference voltage for AC-coupled applications. Equal to V
(approx.). Maximum sink/source current is 0.5mA.
Termination center-tap input.
Non-inverting LVPECL differential clock input.
R
Power supply ground.
T
= 50
2
termination to V
DD
DD
/2. LVCMOS/LVTTL interface levels.
/2V. Includes a 37k
across the differential pair.
across the differential pair.
T
pullup resistor. Logic HIGH if left disconnected.
.
Minimum
ICS889875AK REV. B OCTOBER 27, 2008
T
Typical
pull-up resistor.
= 50
37
termination to V
Maximum
DD
– 1.4V
T
.
Units
k

Related parts for ICS889875AKLFT