ICS87321AMI IDT, Integrated Device Technology Inc, ICS87321AMI Datasheet - Page 6

IC CLK GEN /1 /2 DIFF 8-SOIC

ICS87321AMI

Manufacturer Part Number
ICS87321AMI
Description
IC CLK GEN /1 /2 DIFF 8-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Clock Generatorr
Datasheet

Specifications of ICS87321AMI

Pll
No
Input
HCSL, LVDS, LVHSTL, LVPECL, SSTL
Output
LVPECL
Number Of Circuits
1
Ratio - Input:output
1:1
Differential - Input:output
Yes/Yes
Frequency - Max
700MHz
Divider/multiplier
Yes/No
Voltage - Supply
2.375 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC
Frequency-max
700MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
800-1201
800-1201-5
800-1201
87321AMI
IDT
The spectral purity in a band at a specific offset from the
fundamental compared to the power of the fundamental is called
the dBc Phase Noise. This value is normally expressed using a
Phase noise plot and is most often the specified plot in many
applications. Phase noise is defined as the ratio of the noise power
present in a 1Hz band at a specified offset from the fundamental
frequency to the power value of the fundamental. This ratio is
expressed in decibels (dBm) or a ratio of the power in the 1Hz
As with most timing specifications, phase noise measurements
has issues relating to the limitations of the equipment. Often the
noise floor of the equipment is higher than the noise floor of the
ICS87321I
÷1, ÷2 DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR
/ ICS
3.3V LVPECL CLOCK GENERATOR
A
O
DDITIVE
FFSET
F
ROM
P
HASE
6
C
ARRIER
band to the power in the fundamental. When the required offset
is specified, the phase noise is called a dBc value, which simply
means dBm at a specified offset from the fundamental. By
investigating jitter in the frequency domain, we get a better
understanding of its effects on the desired application over the
entire time record of the signal. It is mathematically possible to
calculate an expected bit error rate given a phase noise plot.
device. This is illustrated above. The device meets the noise floor
of what is shown, but can actually be lower. The phase noise is
dependent on the input source and measurement equipment.
J
ITTER
F
REQUENCY
155.52MHz (12kHz to 20MHz) = 0.18ps typical
(H
Z
)
ICS87321AMI REV. A APRIL 7, 2009
Additive Phase Jitter
@

Related parts for ICS87321AMI