MC88915FN55R2 IDT, Integrated Device Technology Inc, MC88915FN55R2 Datasheet
MC88915FN55R2
Specifications of MC88915FN55R2
Available stocks
Related parts for MC88915FN55R2
MC88915FN55R2 Summary of contents
Page 1
Low Skew CMOS PLL Clock Drivers The MC88915 Clock Driver utilizes phase-locked loop technology to lock its low skew outputs' frequency and phase onto an input reference clock designed to provide clock distribution for high performance PC's and ...
Page 2
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS FEEDBACK REF_SEL Table 1. Pin Summary Pin Name Number SYNC[0] 1 SYNC[1] 1 REF_SEL 1 FREQ_SEL 1 FEEDBACK 1 RC1 1 Q(0– 2x_Q 1 Q/2 1 LOCK 1 RST 1 ...
Page 3
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS FEEDBACK SYNC ( SYNC (1) 1 REF_SEL PLL_EN RST IDT™ / ICS™ CMOS PLL CLOCK DRIVERS PHASE/FREQ CHARGE PUMP/LOOP DETECTOR FILTER EXTERNAL REC NETWORK 0 1 MUX (÷1) 1 ...
Page 4
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS Table 2. DC Electrical Characteristics (Voltages Referenced to GND 0°C to +70°C, VCC = 5.0 V ± 5% Symbol Parameter V Minimum High-Level Input Voltage IH V Maximum Low-Level Input Voltage ...
Page 5
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS Table 6. AC Electrical Characteristics (T Symbol Rise and Fall Times, all Outputs Into a 50 pF, 500 Ω Load (Between RISE FALL 0.2 V and 0.8 V (Outputs) CC ...
Page 6
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS GENERAL AC SPECIFICATION NOTES 1. Statistical characterization techniques were used to guarantee those specifications which cannot be measured on the ATE. MC88915 units were fabricated with key transistor properties intentionally varied to create ...
Page 7
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS RC1 EXTERNAL LOOP FILTER 330 Ω R2 0.1 µF C1 With the 470 kΩ resistor tied in this fashion, the t specification measured at the input pins is 2.25 ns ± ...
Page 8
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS –0.50 –0.75 –1.00 –1.25 –1.50 2.5 5.0 7.5 10.0 SYNC INPUT FREQUENCY (MHz) Figure 5a t versus Frequency Variation for Q/2 Output Fed PD Back, Including Process and Voltage Variation @ 25°C (with ...
Page 9
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS SYNC INPUT (SYNC[1] OR SYNC[0]) FEEDBACK INPUT Q/2 OUTPUT t SKEWALL Q0–Q4 OUTPUTS Q5 OUTPUT 2X_Q OUTPUT Figure 6. Output/Input Switching Waveforms and Timing Diagrams (These waveforms represent the hook-up configuration of TIMING ...
Page 10
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS 12.5 MHz FEEDBACK SIGNAL HIGH RST Q5 FEEDBACK LOW REF_SEL CRYSTAL 12.5 MHz INPUT SYNC[0] OSCILLATOR ANALOG V CC EXTERNAL LOOP RC1 FILTER ANALOG GND FQ_SEL Q0 HIGH Figure 7a. Wiring Diagram and ...
Page 11
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS 0.1 µF HIGH 10 µF LOW FREQUENCY FREQUENCY BYPASS BYPASS Figure 8. Recommended Loop Filter and Analog Isolation Scheme for the MC88915 NOTES CONCERNING LOOP FILTER AND BOARD LAYOUT ISSUES 1. Figure 8 ...
Page 12
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS CLOCK SYSTEM CLOCK SOURCE DISTRIBUTE CLOCK @ f CLOCK @ 2f AT POINT OF USE Figure 9. Representation of a Potential Multi-Processing Application Utilizing the MC88915 for Frequency Multiplication and Low Board-to-Board Skew ...
Page 13
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS IDT™ / ICS™ CMOS PLL CLOCK DRIVERS PACKAGE DIMENSIONS PACKAGE DIMENSIONS CASE 776-02 ISSUE D PLCC PLASTIC PACKAGE 13 MC88915 REV 6 JULY 10, 2007 ...
Page 14
MC88915 LOW SKEW CMOS PLL CLOCK DRIVERS Innovate with IDT and accelerate your future networks. Contact: www.IDT.com For Sales For Tech Support 800-345-7015 netcom@idt.com 408-284-8200 480-763-2056 Fax: 408-284-2775 Corporate Headquarters Asia Pacific and Japan Integrated Device Technology, Inc. Integrated Device ...