ICS1574BM IDT, Integrated Device Technology Inc, ICS1574BM Datasheet - Page 3

no-image

ICS1574BM

Manufacturer Part Number
ICS1574BM
Description
IC CLOCK GEN PROGR LASER 16-SOIC
Manufacturer
IDT, Integrated Device Technology Inc
Type
Clock/Frequency Synthesizer, Clock Generatorr
Datasheet

Specifications of ICS1574BM

Pll
Yes
Input
Clock, Crystal
Output
CMOS
Number Of Circuits
1
Ratio - Input:output
1:1
Differential - Input:output
No/No
Frequency - Max
400MHz
Divider/multiplier
Yes/No
Voltage - Supply
4.75 V ~ 5.25 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SOIC
Frequency-max
400MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
1574BM

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS1574BM
Quantity:
150
Part Number:
ICS1574BM
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS1574BMLFT
Manufacturer:
IDT
Quantity:
8 000
Part Number:
ICS1574BMLFT
Manufacturer:
IDT
Quantity:
20 000
PCLK Programmable Divider
The ICS1574B has a programmable divider (referred to in Fig-
ure 1 as the PCLK divider) that is used to generate the PCLK
clock frequency for the pixel clock output. The modulus of
this divider may be set to 3, 4, 5, 6, 8, 10, 12, 16 or 20 under
register control. The design of this divider permits the output
duty factor to be 50/50, even when an odd modulus is se-
lected. The input frequency to this divider is the output of the
PLL post-scaler described below:
The phase of the PCLK output is aligned with the internal
high frequency PLL clock (F
tion of the PCLKEN input pulse (active low if PCLKEN_POL
bit is 0 or active high if PCLKEN_POL bit is 1).
When PCLKEN is deasserted, the PCLK output will complete
its current cycle and remain at VDD until the next PCLKEN
pulse. The minimum time PCLKEN must be disabled
(T
See Figure 2a for an example of PCLKEN enable (negative
polarity) vs. PCLK timing sequences.
PULSE
) is 1/F
PCLK
.
Figure 2a
VCO
) immediately after the asser-
3
T
T
T
The resolution of Ton is one VCO cycle.
The time required for a PCLK cycle start following a PCLKEN
enable is described by Figure 2b and the following table:
Typical values for Tr and Tf with a 10pF load on PCLK are
1ns.
K
d
VCO
= K • T
= LOGIC PROP.DELAY TIME
(typically 9ns with a 10pF load on PCLK)
= 1/F
P
VCO
C
VCO
L
K
1
1
a 4
b 4
b 8
0 2
a 8
0 1
2 1
3
5
6
a 6
b 6
D
v i
d i
Figure 2b
r e
K
V
a
u l
s e
ICS1574B
5
6
9
3
3
4
K
2 1
2
3
5
7
5 .
5 .
5 .
5 .
5 .
9
5 .

Related parts for ICS1574BM