TS555IDT STMicroelectronics, TS555IDT Datasheet - Page 12

IC TIMER LP SINGLE CMOS 8 SOIC

TS555IDT

Manufacturer Part Number
TS555IDT
Description
IC TIMER LP SINGLE CMOS 8 SOIC
Manufacturer
STMicroelectronics
Type
555 Type, Timer/Oscillator (Single)r
Datasheet

Specifications of TS555IDT

Frequency
2.7MHz
Voltage - Supply
2 V ~ 16 V
Current - Supply
65µA
Operating Temperature
-40°C ~ 125°C
Package / Case
8-SOIC (3.9mm Width)
Number Of Internal Timers
1
Supply Voltage (max)
2 V to 16 V
Supply Voltage (min)
2 V
Maximum Power Dissipation
715 mW
Maximum Operating Temperature
125 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Propagation Delay (max)
100 ns (Typ) @ 3 V to 5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Count
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
497-2298-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TS555IDT
Manufacturer:
ST
Quantity:
50 000
Part Number:
TS555IDT
Manufacturer:
ST
0
Part Number:
TS555IDT
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
TS555IDT
Quantity:
15 000
Company:
Part Number:
TS555IDT
Quantity:
5 000
Part Number:
TS555IDT/SOP
Manufacturer:
ST
0
Part Number:
TS555IDT/SOP/ST
Manufacturer:
ST
0
Part Number:
TS555IDT/ST/SOP
Manufacturer:
ST
0
Part Number:
TS555IDTTR
Manufacturer:
ST
Quantity:
1 000
Part Number:
TS555IDTTR
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
TS555IDTTR
Quantity:
15 000
Application information
4
4.1
12/20
Application information
Monostable operation
In monostable mode, the timer operates like a one-shot generator. The external capacitor is
initially held discharged by a transistor inside the timer, as shown in
Figure 4.
The circuit triggers on a negative-going input signal when the level reaches 1/3 V
triggered, the circuit remains in this state until the set time has elapsed, even if it is triggered
again during this interval. The duration of the output HIGH state is given by t = 1.1 R x C.
Since the charge rate and threshold level of the comparator are both directly proportional to
the supply voltage, the timing interval is independent of the supply. Applying a negative
pulse simultaneously to the Reset terminal (pin 4) and the Trigger terminal (pin 2) during the
timing cycle discharges the external capacitor and causes the cycle to start over. The timing
cycle then starts on the positive edge of the reset pulse. While the reset pulse is applied, the
output is driven to the LOW state.
When a negative trigger pulse is applied to pin 2, the flip-flop is set, releasing the short
circuit across the external capacitor and driving the output HIGH. The voltage across the
capacitor increases exponentially with the time constant τ = R x C.
When the voltage across the capacitor equals 2/3 V
which then discharges the capacitor rapidly and drives the output to its LOW state.
shows the actual waveforms generated in this mode of operation.
When Reset is not used, it should be tied high to avoid any false triggering.
Figure 5.
Application schematic
Timing diagram
Trigger
V
Out
CC
R = 9.1k , C = 0.01 F , R = 1.0k
t = 0.1 ms / div
OUTPUT VOLTAGE = 5.0V/div
CAPACITOR VOLTAGE = 2.0V/div
INPUT = 2.0V/div
2
Reset
3
Ω
4
TS555
1
μ
8
L
7
5
6
CC
, the comparator resets the flip-flop
Ω
Control Voltage
R
0.01 F
C
μ
Figure
4.
CC
Figure 5
. Once
TS555

Related parts for TS555IDT