M41T81SMY6F STMicroelectronics, M41T81SMY6F Datasheet - Page 19

IC RTC SER W/ALARMS 18-SOIC

M41T81SMY6F

Manufacturer Part Number
M41T81SMY6F
Description
IC RTC SER W/ALARMS 18-SOIC
Manufacturer
STMicroelectronics
Type
Clock/Calendar/Alarmr
Datasheet

Specifications of M41T81SMY6F

Memory Size
20B
Time Format
HH:MM:SS:hh (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
18-SOIC (7.5mm Width)
Function
Clock/Calendar/Alarm/Timer Interrupt
Rtc Memory Size
20 Byte
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.7 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (I2C)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-6157-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T81SMY6F
Manufacturer:
ST
0
M41T81S
Watchdog timer
Table 3.
The watchdog timer can be used to detect an out-of-control microprocessor. The user
programs the watchdog timer by setting the desired amount of time-out into the watchdog
register, address 09h. Bits BMB4-BMB0 store a binary multiplier and the two lower order bits
RB1-RB0 select the resolution, where 00 = 1/16 second, 01 = 1/4 second, 10 = 1 second,
and 11 = 4 seconds. The amount of time-out is then determined to be the multiplication of
the five-bit multiplier value with the resolution. (For example: writing 00001110 in the
watchdog register = 3*1, or 3 seconds). If the processor does not reset the timer within the
specified period, the M41T81S sets the WDF (watchdog flag) and generates a watchdog
interrupt.
The watchdog timer can be reset by having the microprocessor perform a WRITE of the
watchdog register. The time-out period then starts over.
Should the watchdog timer time-out, a value of 00h needs to be written to the watchdog
register in order to clear the IRQ/FT/OUT/SQW pin. This will also disable the watchdog
function until it is again programmed correctly. A READ of the flags register will reset the
watchdog flag (bit D7; register 0Fh).
The watchdog function is automatically disabled upon power-up and the watchdog register
is cleared. If the watchdog function is set, the frequency test function is activated, and the
SQWE bit is '0,' the watchdog function prevails and the frequency test function is denied.
RPT5
1
1
1
1
1
0
Alarm repeat modes
RPT4
1
1
1
1
0
0
RPT3
1
1
1
0
0
0
Doc ID 10773 Rev 6
RPT2
1
1
0
0
0
0
RPT1
1
0
0
0
0
0
Once per second
Once per minute
Once per month
Alarm setting
Once per hour
Once per year
Once per day
Clock operation
19/32

Related parts for M41T81SMY6F