AD7785BRUZ Analog Devices Inc, AD7785BRUZ Datasheet - Page 27

no-image

AD7785BRUZ

Manufacturer Part Number
AD7785BRUZ
Description
IC ADC 20BIT SIGMA-DELTA 16TSSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7785BRUZ

Data Interface
MICROWIRE™, QSPI™, Serial, SPI™
Number Of Bits
20
Sampling Rate (per Second)
470
Number Of Converters
1
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
16-TSSOP (0.173", 4.40mm Width)
Resolution (bits)
20bit
Input Channel Type
Differential
Supply Voltage Range - Analogue
2.7V To 5.25V
Supply Voltage Range - Digital
2.7V To 5.25V
Supply
RoHS Compliant
Sampling Rate
470Hz
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7785EBZ - BOARD EVALUATION FOR AD7785
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7785BRUZ
Manufacturer:
ADI
Quantity:
1 000
Part Number:
AD7785BRUZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7785BRUZ-REEL
Manufacturer:
ADI
Quantity:
1 000
AV
Along with converting external voltages, the ADC can be
used to monitor the voltage on the AV
Bit CH0 equal 1, the voltage on the AV
attenuated by 6, and the resultant voltage is applied to the ∑-Δ
modulator using an internal 1.17 V reference for analog-to-
digital conversion. This is useful, because variations in the
power supply voltage can be monitored.
CALIBRATION
The AD7785 provides four calibration modes that can be
programmed via the mode bits in the mode register. These are
internal zero-scale calibration, internal full-scale calibration,
system zero-scale calibration, and system full-scale calibration,
which effectively reduces the offset error and full-scale error to
the order of the noise. After each conversion, the ADC con-
version result is scaled using the ADC calibration registers
before being written to the data register. The offset calibration
coefficient is subtracted from the result prior to multiplication
by the full-scale coefficient.
To start a calibration, write the relevant value to the MD2 to
MD0 bits in the mode register. After the calibration is complete,
the contents of the corresponding calibration registers are
updated, the RDY bit in the status register is set, the DOUT/ RDY
pin goes low (if CS is low), and the AD7785 reverts to idle mode.
During an internal zero-scale or full-scale calibration, the
respective zero input and full-scale input are automatically
connected internally to the ADC input pins. A system calibration,
however, expects the system zero-scale and system full-scale
voltages to be applied to the ADC pins before the calibration
mode is initiated. In this way, external ADC errors are removed.
From an operational point of view, a calibration should be
treated like another ADC conversion. A zero-scale calibration
(if required) should always be performed before a full-scale
calibration. System software should monitor the RDY bit in
the status register or the DOUT/ RDY pin to determine the
end of calibration via a polling sequence or an interrupt-driven
routine.
Both an internal offset calibration and a system offset
calibration take two conversion cycles. An internal offset
calibration is not needed, as the ADC itself removes the offset
continuously.
To perform an internal full-scale calibration, a full-scale input
voltage is automatically connected to the selected analog input
for this calibration. When the gain equals 1, a calibration takes
2 conversion cycles to complete. For higher gains, 4 conversion
cycles are required to perform the full-scale calibration.
DOUT/ RDY goes high when the calibration is initiated and
returns low when the calibration is complete.
DD
MONITOR
DD
DD
pin. When Bit CH2 to
pin is internally
Rev. 0 | Page 27 of 32
The ADC is placed in idle mode following a calibration. The
measured full-scale coefficient is placed in the full-scale register
of the selected channel. Internal full-scale calibrations cannot be
performed when the gain equals 128. With this gain setting, a
system full-scale calibration can be performed. A full-scale
calibration is required each time the gain of a channel is
changed to minimize the full-scale error.
An internal full-scale calibration can be performed at specified
update rates only. For gains of 1, 2, and 4, an internal full-scale
calibration can be performed at any update rate. However, for
higher gains, internal full-scale calibrations can be performed
when the update rate is less than or equal to 16.7 Hz, 33.2 Hz,
and 50 Hz only. However, the full-scale error does not vary with
the update rate, so a calibration at one update rate is valid for all
update rates (assuming the gain or reference source is not
changed).
A system full-scale calibration takes 2 conversion cycles to
complete, irrespective of the gain setting. A system full-scale
calibration can be performed at all gains and all update rates.
If system offset calibrations are being performed along with
system full-scale calibrations, the offset calibration should be
performed before the system full-scale calibration is initiated.
GROUNDING AND LAYOUT
Because the analog inputs and reference inputs of the ADC are
differential, most of the voltages in the analog modulator are
common-mode voltages. The excellent common-mode reject-
ion of the part removes common-mode noise on these inputs.
The digital filter provides rejection of broadband noise on the
power supply, except at integer multiples of the modulator
sampling frequency. The digital filter also removes noise from
the analog and reference inputs, provided that these noise
sources do not saturate the analog modulator. As a result, the
AD7785 is more immune to noise interference than a conventional
high resolution converter. However, because the resolution of
the AD7785 is so high, and the noise levels from the AD7785 is
so low, care must be taken with regard to grounding and layout.
The printed circuit board that houses the AD7785 should be
designed such that the analog and digital sections are separated
and confined to certain areas of the board. A minimum etch
technique is generally best for ground planes because it provides
the best shielding.
It is recommended that the GND pins of the AD7785 be tied
to the AGND plane of the system. In any layout, it is important
to keep in mind the flow of currents in the system, ensuring
that the return paths for all currents are as close as possible to
the paths the currents took to reach their destinations. Avoid
forcing digital currents to flow through the AGND sections of
the layout.
AD7785

Related parts for AD7785BRUZ