LTC2413CGN#PBF Linear Technology, LTC2413CGN#PBF Datasheet - Page 21

IC A/D CONV 24BIT MICRPWR 16SSOP

LTC2413CGN#PBF

Manufacturer Part Number
LTC2413CGN#PBF
Description
IC A/D CONV 24BIT MICRPWR 16SSOP
Manufacturer
Linear Technology
Datasheet

Specifications of LTC2413CGN#PBF

Number Of Bits
24
Sampling Rate (per Second)
6.8
Data Interface
MICROWIRE™, Serial, SPI™
Number Of Converters
2
Power Dissipation (max)
1mW
Voltage Supply Source
Single Supply
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
16-SSOP (0.150", 3.90mm Width)
Number Of Elements
1
Resolution
24Bit
Architecture
Delta-Sigma
Sample Rate
0.007KSPS
Input Polarity
Bipolar
Input Type
Voltage
Rated Input Volt
±2.75V
Differential Input
Yes
Power Supply Requirement
Single
Single Supply Voltage (typ)
3.3/5V
Single Supply Voltage (min)
2.7V
Single Supply Voltage (max)
5.5V
Dual Supply Voltage (typ)
Not RequiredV
Dual Supply Voltage (min)
Not RequiredV
Dual Supply Voltage (max)
Not RequiredV
Integral Nonlinearity Error
14ppm of Vref
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
16
Package Type
SSOP N
Input Signal Type
Differential
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
LTC2413CGN#PBFLTC2413CGN
Manufacturer:
LT
Quantity:
10 000
Company:
Part Number:
LTC2413CGN#PBF
Manufacturer:
LINEAR/凌特
Quantity:
20 000
APPLICATIO S I FOR ATIO
A similar situation may occur during the sleep state when
CS is pulsed HIGH-LOW-HIGH in order to test the conver-
sion status. If the device is in the sleep state (EOC = 0), SCK
will go LOW. Once CS goes HIGH (within the time period
defined above as t
For a heavy capacitive load on the SCK pin, the internal
pull-up may not be adequate to return SCK to a HIGH level
before CS goes low again. This is not a concern under
normal conditions where CS remains LOW after detecting
EOC = 0. This situation is easily overcome by adding an
external 10k pull-up resistor to the SCK pin.
Internal Serial Clock, 2-Wire I/O,
Continuous Conversion
This timing mode uses a 2-wire, all output (SCK and SDO)
interface. The conversion result is shifted out of the device
by an internally generated serial clock (SCK) signal, see
Figure 11. CS may be permanently tied to ground, simpli-
fying the user interface or isolation barrier.
The internal serial clock mode is selected at the end of the
power-on reset (POR) cycle. The POR cycle is concluded
approximately 0.5ms after V
(INTERNAL)
SDO
SCK
CS
CONVERSION
EOCtest
U
), the internal pull-up is activated.
U
BIT 31
EOC
CC
exceeds 2.2V. An internal
Figure 11. Internal Serial Clock, CS = 0 Continuous Operation
SLEEP
BIT 30
W
ANALOG INPUT RANGE
–0.5V
BIT 29
SIG
REF
1, 7, 8, 9, 10, 15, 16
0.1V TO V
REFERENCE
U
TO 0.5V
VOLTAGE
BIT 28
MSB
1 F
2.7V TO 5.5V
REF
CC
2
3
4
5
6
BIT 27
V
REF
REF
IN
IN
GND
CC
+
LTC2413
weak pull-up is active during the POR cycle; therefore, the
internal serial clock timing mode is automatically selected
if SCK is not externally driven LOW (if SCK is loaded such
that the internal pull-up cannot pull the pin HIGH, the
external SCK mode will be selected).
During the conversion, the SCK and the serial data output
pin (SDO) are HIGH (EOC = 1). Once the conversion is
complete, SCK and SDO go LOW (EOC = 0) indicating the
conversion has finished and the device has entered the
low power sleep state. The part remains in the sleep state
a minimum amount of time (1/2 the internal SCK period)
then immediately begins outputting data. The data output
cycle begins on the first rising edge of SCK and ends after
the 32nd rising edge. Data is shifted out the SDO pin on
each falling edge of SCK. The internally generated serial
clock is output to the SCK pin. This signal may be used
to shift the conversion result into external circuitry. EOC
can be latched on the first rising edge of SCK and the last
bit of the conversion result can be latched on the 32nd
rising edge of SCK. After the 32nd rising edge, SDO goes
HIGH (EOC = 1) indicating a new conversion is in progress.
SCK remains HIGH during the conversion.
+
DATA OUTPUT
BIT 26
SDO
SCK
CS
F
O
14
13
12
11
2-WIRE I/O
= EXTERNAL OSCILLATOR
= INTERNAL OSC/SIMULTANEOUS 50Hz/60Hz REJECTION
LSB
BIT 5
24
BIT 0
LTC2413
CONVERSION
sn2413 2413fs
21
2413 F11

Related parts for LTC2413CGN#PBF