AD7621ASTZ Analog Devices Inc, AD7621ASTZ Datasheet - Page 22

IC ADC 16BIT 2MSPS DIFF 48-LQFP

AD7621ASTZ

Manufacturer Part Number
AD7621ASTZ
Description
IC ADC 16BIT 2MSPS DIFF 48-LQFP
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheet

Specifications of AD7621ASTZ

Data Interface
Serial, Parallel
Number Of Bits
16
Sampling Rate (per Second)
2M
Number Of Converters
1
Power Dissipation (max)
86mW
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Resolution (bits)
16bit
Sampling Rate
3MSPS
Input Channel Type
Differential
Supply Current
25.2mA
Digital Ic Case Style
QFP
No. Of Pins
48
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7621CBZ - BOARD EVALUATION FOR AD7621
Lead Free Status / Rohs Status
RoHS Compliant part Electrostatic Device

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7621ASTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7621ASTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7621ASTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
AD7621
8-Bit Interface (Master or Slave)
The BYTESWAP pin allows a glueless interface to an 8-bit bus.
As shown in Figure 36, when BYTESWAP is low, the LSB byte is
output on D[7:0] and the MSB is output on D[15:8]. When
BYTESWAP is high, the LSB and MSB bytes are swapped, and
the LSB is output on D[15:8] and the MSB is output on D[7:0].
By connecting BYTESWAP to an address line, the 16-bit data
can be read in two bytes on either D[15:8] or D[7:0]. This
interface can be used in both master and slave parallel reading
modes.
PINS D[15:8]
CNVST,
BYTESWAP
PINS D[7:0]
CS = 0
BUSY
DATA
Figure 35. Slave Parallel Data Timing for Reading (Read During Convert)
BUS
RD
CS
RD
HI-Z
HI-Z
Figure 36. 8-Bit and 16-Bit Parallel Interface
t
t
12
3
CONVERSION
t
PREVIOUS
12
t
HIGH BYTE
LOW BYTE
1
t
13
t
4
t
12
HIGH BYTE
LOW BYTE
t
13
HI-Z
HI-Z
Rev. 0 | Page 22 of 32
SERIAL INTERFACE
The AD7621 is configured to use the serial interface when
SER/ PAR is held high. The AD7621 outputs 16 bits of data,
MSB first, on the SDOUT pin. This data is synchronized with
the 16 clock pulses provided on the SCLK pin. The output data
is valid on both the rising and falling edge of the data clock.
MASTER SERIAL INTERFACE
Internal Clock
The AD7621 is configured to generate and provide the serial
data clock SCLK when the EXT/ INT pin is held low. The
AD7621 also generates a SYNC signal to indicate to the host
when the serial data is valid. The serial clock SCLK and the
SYNC signal can be inverted, if desired. Depending on the read
during convert input, RDC/SDIN, the data can be read after
each conversion or during the following conversion. Figure 37
and Figure 38 show detailed timing diagrams of these two
modes.
Usually, because the AD7621 is used with a fast throughput, the
master read during conversion mode is the most recommended
serial mode. In this mode, the serial clock and data toggle at
appropriate instants, minimizing potential feedthrough between
digital activity and critical conversion decisions. In this mode,
the SCLK period changes since the LSBs require more time to
settle and the SCLK is derived from the SAR conversion cycle.
In read after conversion mode, unlike other modes, the BUSY
signal returns low after the 16 data bits are pulsed out and not at
the end of the conversion phase resulting in a longer BUSY
width. As a result, the maximum throughput cannot be
achieved in this mode.

Related parts for AD7621ASTZ