AD5312BRMZ Analog Devices Inc, AD5312BRMZ Datasheet - Page 8

IC DAC 10BIT DUAL R-R 10-MSOP

AD5312BRMZ

Manufacturer Part Number
AD5312BRMZ
Description
IC DAC 10BIT DUAL R-R 10-MSOP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD5312BRMZ

Data Interface
Serial
Settling Time
6µs
Number Of Bits
10
Number Of Converters
2
Voltage Supply Source
Single Supply
Power Dissipation (max)
2.5mW
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP
Resolution (bits)
10bit
Sampling Rate
143kSPS
Input Channel Type
Serial
Supply Voltage Range - Analog
2.5V To 5.5V
Supply Current
300µA
Digital Ic Case Style
SOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5312BRMZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
AD5302/AD5312/AD5322
PIN CONFIGURATION AND FUNCTION DESCRIPTIONS
Table 5. Pin Function Descriptions
Pin No.
1
2
3
4
5
6
7
8
9
10
Mnemonic
LDAC
V
V
V
V
V
SYNC
SCLK
DIN
GND
DD
REF
REF
OUT
OUT
B
A
A
B
Description
Active Low Control Input. This pin transfers the contents of the input registers to their respective DAC registers.
Pulsing LDAC low allows either or both DAC registers to be updated if the input registers have new data. This
allows simultaneous updating of both DAC outputs.
Power Supply Input. The parts can be operated from 2.5 V to 5.5 V, and the supply should be decoupled to GND.
Reference Input Pin for DAC B. This is the reference for DAC B. It can be configured as a buffered or an
unbuffered input, depending on the BUF bit in the control word of DAC B. It has an input range of 0 V to V
unbuffered mode and 1 V to V
Reference Input Pin for DAC A. This is the reference for DAC A. It can be configured as a buffered or an
unbuffered input depending on the BUF bit in the control word of DAC A. It has an input range of 0 V to V
unbuffered mode and 1 V to V
Buffered Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.
Buffered Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.
Active Low Control Input. This is the frame synchronization signal for the input data. When SYNC goes low, it
powers on the SCLK and DIN buffers and enables the input shift register. Data is transferred in on the falling
edges of the following 16 clocks. If SYNC is taken high before the 16th falling edge, the rising edge of SYNC acts
as an interrupt and the write sequence is ignored by the device.
Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data
can be transferred at rates up to 30 MHz. The SCLK input buffer is powered down after each write cycle.
Serial Data Input. This device has a 16-bit input shift register. Data is clocked into the register on the falling
edge of the serial clock input. The DIN input buffer is powered down after each write cycle.
Ground Reference Point for All Circuitry on the Part.
V
V
V
LDAC
REF
REF
OUT
V
DD
B
A
A
Figure 5. Pin Configuration
DD
DD
1
2
3
4
5
in buffered mode.
in buffered mode.
Rev. C | Page 8 of 24
(Not to Scale)
AD5302/
AD5312/
AD5322
TOP VIEW
10
9
8
7
6
GND
DIN
SCLK
SYNC
V
OUT
B
DD
DD
in
in

Related parts for AD5312BRMZ