K4H511638D-ULB3000 Samsung Semiconductor, K4H511638D-ULB3000 Datasheet - Page 4

no-image

K4H511638D-ULB3000

Manufacturer Part Number
K4H511638D-ULB3000
Description
Manufacturer
Samsung Semiconductor
Type
DDR SDRAMr
Datasheet

Specifications of K4H511638D-ULB3000

Organization
32Mx16
Density
512Mb
Address Bus
13b
Access Time (max)
700ps
Maximum Clock Rate
333MHz
Operating Supply Voltage (typ)
2.5V
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
2.7V
Operating Supply Voltage (min)
2.3V
Supply Current
150mA
Pin Count
66
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant
K4H510438D
K4H510838D
K4H511638D
1.0 Key Features
2.0 Ordering Information
3.0 Operating Frequencies
• VDD : 2.5V ± 0.2V, VDDQ : 2.5V ± 0.2V for DDR266, 333
• VDD : 2.6V ± 0.1V, VDDQ : 2.6V ± 0.1V for DDR400
• Double-data-rate architecture; two data transfers per clock cycle
• Bidirectional data strobe [DQS] (x4,x8) & [L(U)DQS] (x16)
• Four banks operation
• Differential clock inputs(CK and CK)
• DLL aligns DQ and DQS transition with CK transition
• MRS cycle with address key programs
• All inputs except data & DM are sampled at the positive going edge of the system clock(CK)
• Data I/O transactions on both edges of data strobe
• Edge aligned data output, center aligned data input
• LDM,UDM for write masking only (x16)
• DM for write masking only (x4, x8)
• Auto & Self refresh
• 7.8us refresh interval(8K/64ms refresh)
• Maximum burst refresh cycle : 8
• 66pin TSOP II
RoHS compliant
-. Read latency : DDR266(2, 2.5 Clock), DDR333(2.5 Clock), DDR400(3 Clock)
-. Burst length (2, 4, 8)
-. Burst type (sequential & interleave)
Speed @CL2.5
Speed @CL2
Speed @CL3
CL-tRCD-tRP
K4H510838D-UC/LCC
K4H511638D-UC/LCC
K4H510438D-UC/LA2
K4H510438D-UC/LB0
K4H510838D-UC/LB3
K4H510838D-UC/LA2
K4H510838D-UC/LB0
K4H511638D-UC/LB3
K4H511638D-UC/LA2
K4H511638D-UC/LB0
Part No.
Pb-Free
package
CC(DDR400@CL=3)
166MHz
200MHz
3-3-3
-
128M x 4
32M x 16
64M x 8
Org.
B3(DDR333@CL=2.5)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
CC(DDR400@CL=3)
B3(DDR333@CL=2.5)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
CC(DDR400@CL=3)
B3(DDR333@CL=2.5)
A2(DDR266@CL=2)
B0(DDR266@CL=2.5)
133MHz
166MHz
2.5-3-3
Max Freq.
-
A2(DDR266@CL=2.0)
133MHz
133MHz
2-3-3
Interface
-
SSTL_2
SSTL_2
SSTL_2
Rev. 1.2 January 2006
DDR SDRAM
B0(DDR266@CL=2.5)
66pin TSOP II
66pin TSOP II
66pin TSOP II
100MHz
133MHz
2.5-3-3
Package
-

Related parts for K4H511638D-ULB3000