FIN1216MTDX_NL Fairchild Semiconductor, FIN1216MTDX_NL Datasheet
FIN1216MTDX_NL
Specifications of FIN1216MTDX_NL
Related parts for FIN1216MTDX_NL
FIN1216MTDX_NL Summary of contents
Page 1
... Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm (Note 1) Wide FIN1216MTD MTD48 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide FIN1216MTDX_NL MTD48 Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm (Note 1) Wide FIN1217MTD MTD48 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6 ...
Page 2
TABLE 1. Serializers/De-Serializers Chip Matrix Part CLK Frequency FIN1217 85 FIN1218 85 FIN1215 66 FIN1216 66 Block Diagrams Transmitter Functional Diagram for FIN1217 and FIN1215 Receiver Functional Diagram for FIN1218 and FIN1216 www.fairchildsemi.com LVTTL IN LVDS OUT LVDS IN LVTTL ...
Page 3
Transmitters Pin Descriptions Pin Names I/O Type Number of Pins TxIn I 21 TxCLKIn TxOut O TxOut O TxCLKOut O TxCLKOut O PwrDn I 1 PLL PLL GND I LVDS V ...
Page 4
Receivers Pin Descriptions Number Pin Names I/O Type of Pins RxIn I 3 Negative LVDS Differential Data Inputs RxIn I 3 Positive LVDS Differential Data Inputs RxCLKIn I 1 Negative LVDS Differential Clock Input RxCLKIn I 1 ...
Page 5
Truth Tables Transmitter Truth Table Inputs TxIn TxCLKIn Active Active Active L/H/Z F Active HIGH Logic Level L LOW Logic Level X Don’t Care Z High Impedance F Floating Note 2: The outputs of the ...
Page 6
Absolute Maximum Ratings Power Supply Voltage ( TTL/CMOS Input/Output Voltage LVDS Input/Output Voltage LVDS Output Short Circuit Current (I ) OSD Storage Temperature Range (T ) STG Maximum Junction Temperature ( Lead Temperature ( ...
Page 7
Transmitter AC Electrical Characteristics Over supply voltage and operating temperature ranges, unless otherwise specified. Symbol Parameter t Transmit Clock Period TCP t Transmit Clock (TxCLKIn) HIGH Time TCH t Transmit Clock Low Time TCL t TxCLKIn Transition Time (Rising and ...
Page 8
Receiver DC Electrical Characteristics Over supply voltage and operating temperature ranges, unless otherwise specified. (Note 16) Symbol Parameter LVTTL/CMOS DC Characteristics V Input High Voltage IH V Input Low Voltage IL V Output High Voltage OH V Output Low Voltage ...
Page 9
Receiver AC Electrical Characteristics Over supply voltage and operating temperatures, unless otherwise specified Symbol Parameter t RxCLKOut LOW Time RCOL t RxCLKOut HIGH Time RCOH t RxOut Valid Prior to RxCLKOut RSRC t RxOut Valid After RxCLKOut RHRC t Receiver ...
Page 10
FIGURE 1. Differential LVDS Output DC Test Circuit Note A: For all input pulses ns Note B: C includes all probe and jig capacitance. L FIGURE 2. Differential Receiver Voltage Definitions and Propagation ...
Page 11
AC Loading and Waveforms Note: The worst case test pattern produces a maximum toggling of digital circuits, LVDS I/O and LVTTL/CMOS I/O. Depending on the valid strobe edge of transmitter, the TxCLKIn can be either rising or falling edge data ...
Page 12
AC Loading and Waveforms FIGURE 8. Receiver Setup/Hold and HIGH/LOW Times FIGURE 9. Transmitter Clock In to Clock Out Delay (Rising Edge Strobe) FIGURE 10. Receiver Clock In to Clock Out Delay (Falling Edge Strobe) www.fairchildsemi.com (Continued) 12 ...
Page 13
AC Loading and Waveforms FIGURE 11. Transmitter Phase Lock Loop Set Time FIGURE 12. Receiver Phase Lock Loop Set Time FIGURE 13. Transmitter Power-Down Delay (Continued) 13 www.fairchildsemi.com ...
Page 14
AC Loading and Waveforms FIGURE 14. Receiver Power-Down Delay Note: This output data pulse position works for both transmitter with 21 TTL inputs except the LVDS output bit mapping difference. All the information in this diagram tells that the skew ...
Page 15
AC Loading and Waveforms FIGURE 17. Receiver Input Strobe Bit Position Note the budget for the cable skew and source clock skew plus ISI (Inter-Symbol Interference). RSKM Note: The minimum and maximum pulse position values are based on ...
Page 16
AC Loading and Waveforms Note: This jitter pattern is used to test the jitter response (Clock Out) of the device over the power supply range with worst jitter input. The specific test methodology is as follows: • Switching input data ...
Page 17
Physical Dimensions inches (millimeters) unless otherwise noted 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the ...