LCMXO640C-3MN132C Lattice, LCMXO640C-3MN132C Datasheet - Page 81

no-image

LCMXO640C-3MN132C

Manufacturer Part Number
LCMXO640C-3MN132C
Description
CPLD MachXO Family 320 Macro Cells 1.8V/2.5V/3.3V 132-Pin CSBGA Tray
Manufacturer
Lattice
Series
MachXOr

Specifications of LCMXO640C-3MN132C

Package
132CSBGA
Family Name
MachXO
Number Of Macro Cells
320
Maximum Propagation Delay Time
4.9 ns
Number Of User I/os
101
Typical Operating Supply Voltage
1.8|2.5|3.3 V
Memory Type
SRAM
Operating Temperature
0 to 85 °C
Programmable Type
In System Programmable
Delay Time Tpd(1) Max
4.9ns
Voltage Supply - Internal
1.71 V ~ 3.465 V
Number Of Logic Elements/blocks
-
Number Of Macrocells
320
Number Of Gates
-
Number Of I /o
101
Mounting Type
*
Package / Case
*
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LCMXO640C-3MN132C
Manufacturer:
Semtech
Quantity:
932
Part Number:
LCMXO640C-3MN132C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Thermal Management
Thermal management is recommended as part of any sound FPGA design methodology. To assess the thermal
characteristics of a system, Lattice specifies a maximum allowable junction temperature in all device data sheets.
Designers must complete a thermal analysis of their specific design to ensure that the device and package do not
exceed the junction temperature limits. Refer to the
specific thermal values.
For Further Information
For further information regarding Thermal Management, refer to the following:
• TN1090 -
• Power Calculator tool included with the Lattice ispLEVER design tool, or as a standalone download from 
Thermal Management
www.latticesemi.com/software
Power Estimation and Management for MachXO Devices
document
Thermal Management
4-36
document to find the device/package
MachXO Family Data Sheet
Pinout Information

Related parts for LCMXO640C-3MN132C