EPM1270T144I5N Altera, EPM1270T144I5N Datasheet - Page 31

IC MAX II CPLD 1270 LE 144-TQFP

EPM1270T144I5N

Manufacturer Part Number
EPM1270T144I5N
Description
IC MAX II CPLD 1270 LE 144-TQFP
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM1270T144I5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
6.2ns
Voltage Supply - Internal
2.5V, 3.3V
Number Of Logic Elements/blocks
1270
Number Of Macrocells
980
Number Of I /o
116
Operating Temperature
-40°C ~ 100°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Voltage
2.5V, 3.3V
Memory Type
FLASH
Number Of Logic Elements/cells
1270
Family Name
MAX II
# Macrocells
980
Frequency (max)
1.8797GHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
127
# I/os (max)
116
Operating Supply Voltage (typ)
2.5/3.3V
In System Programmable
Yes
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
3.6V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
For Use With
544-2380 - KIT DEV MAXII W/EPM 1270N
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1652

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
Quantity:
1 200
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
Quantity:
51
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
Quantity:
648
Part Number:
EPM1270T144I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM1270T144I5N
Manufacturer:
Altera
Quantity:
90
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
0
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EPM1270T144I5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EPM1270T144I5N
0
Chapter 2: MAX II Architecture
I/O Structure
I/O Structure
Fast I/O Connection
© October 2008 Altera Corporation
IOEs support many features, including:
MAX II device IOEs contain a bidirectional I/O buffer.
IOE structure. Registers from adjacent LABs can drive to or be driven from the IOE’s
bidirectional I/O buffers. The Quartus II software automatically attempts to place
registers in the adjacent LAB with fast I/O connection to achieve the fastest possible
clock-to-output and registered output enable timing. For input registers, the
Quartus II software automatically routes the register to guarantee zero hold time.
You can set timing assignments in the Quartus II software to achieve desired I/O
timing.
A dedicated fast I/O connection from the adjacent LAB to the IOEs within an I/O
block provides faster output delays for clock-to-output and t
This connection exists for data output signals, not output enable signals or input
signals.
LVTTL and LVCMOS I/O standards
3.3-V, 32-bit, 66-MHz PCI compliance
Joint Test Action Group (JTAG) boundary-scan test (BST) support
Programmable drive strength control
Weak pull-up resistors during power-up and in system programming
Slew-rate control
Tri-state buffers with individual output enable control
Bus-hold circuitry
Programmable pull-up resistors in user mode
Unique output enable per pin
Open-drain outputs
Schmitt trigger inputs
Fast I/O connection
Programmable input delay
Figure
2–20,
Figure
2–21, and
Figure 2–22
illustrate the fast I/O connection.
Figure 2–19
PD
propagation delays.
shows the MAX II
MAX II Device Handbook
2–23

Related parts for EPM1270T144I5N