CY37128P100-125AXC Cypress Semiconductor Corp, CY37128P100-125AXC Datasheet - Page 16

IC CPLD 128 MACROCELL 100-LQFP

CY37128P100-125AXC

Manufacturer Part Number
CY37128P100-125AXC
Description
IC CPLD 128 MACROCELL 100-LQFP
Manufacturer
Cypress Semiconductor Corp
Series
Ultra37000™r

Specifications of CY37128P100-125AXC

Number Of Macrocells
128
Package / Case
100-LQFP
Programmable Type
In-System Reprogrammable™ (ISR™) CMOS
Delay Time Tpd(1) Max
10.0ns
Voltage Supply - Internal
4.75 V ~ 5.25 V
Number Of I /o
69
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Features
Programmable
Voltage
5V
Memory Type
CMOS
Number Of Product Terms Per Macro
16
Maximum Operating Frequency
125 MHz
Delay Time
10 ns
Number Of Programmable I/os
69
Operating Supply Voltage
5 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Family Name
Ultra 37000
# Macrocells
128
Number Of Usable Gates
3800
Frequency (max)
125MHz
Propagation Delay Time
10ns
Number Of Logic Blocks/elements
8
# I/os (max)
69
Operating Supply Voltage (typ)
5V
In System Programmable
Yes
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (max)
5.25V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
CY3710 - ADAPTER SOCKET PTG
Number Of Logic Elements/cells
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
428-2903
CY37128P100-125AXC

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY37128P100-125AXC
Manufacturer:
CYPRESS
Quantity:
225
Part Number:
CY37128P100-125AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Characteristics
Over the Operating Range
Document Number : 38-03007 Rev. *H
Combinatorial Mode Parameters
t
t
t
t
t
Input Register Parameters
t
t
t
t
t
t
Synchronous Clocking Parameters
t
t
t
t
t
t
t
PD
PDL
PDLL
EA
ER
WL
WH
IS
IH
ICO
ICOL
CO
S
H
CO2
SCS
SL
HL
[13]
[13]
[13, 14, 15]
[13, 14, 15]
[11, 13]
[14, 15]
[13, 14, 15]
[13, 14, 15]
[13, 14, 15]
[13]
Parameter
[13, 14, 15]
[13, 14, 15]
Parameter
t
t
t
t
ER(–)
ER(+)
EA(+)
EA(–)
[11]
Input to Combinatorial Output
Input to Output Through Transparent Input or Output Latch
Input to Output Through Transparent Input and Output Latches
Input to Output Enable
Input to Output Disable
Clock or Latch Enable Input LOW Time
Clock or Latch Enable Input HIGH Time
Input Register or Latch Set-up Time
Input Register or Latch Hold Time
Input Register Clock or Latch Enable to Combinatorial Output
Input Register Clock or Latch Enable to Output Through Transparent Output Latch
Synchronous Clock (CLK
Set-Up Time from Input to Sync. Clk (CLK
Register or Latch Data Hold Time
Output Synchronous Clock (CLK
Delay (Through Logic Array)
Output Synchronous Clock (CLK
Clock (CLK
Set-Up Time from Input Through Transparent Latch to Output Register Synchronous Clock (CLK
CLK
Hold Time for Input Through Transparent Latch from Output Register Synchronous Clock (CLK
CLK
1
1
[12]
, CLK
, CLK
2
2
0
, or CLK
, or CLK
, CLK
1.5V
2.6V
1.5V
V
1
V
, CLK
the
X
3
3
) or Latch Enable
) or Latch Enable
2
0
, or CLK
, CLK
(d) Test Waveforms
1
0
0
, CLK
, CLK
, CLK
3
) or Latch Enable (Through Logic Array)
V
V
V
V
2
[8]
1
1
OH
OL
X
, or CLK
[8]
, CLK
X
, CLK
0
Description
0.5V
0.5V
0.5V
, CLK
0.5V
2
2
, or CLK
, or CLK
3
1
) or Latch Enable to Output
Output Waveform—Measurement Level
, CLK
3
3
2
) or Latch Enable to Combinatorial Output
) or Latch Enable to Output Synchronous
, or CLK
3
) or Latch Enable
Ultra37000 CPLD Family
V
V
V
V
OL
X
X
OH
0
Page 16 of 43
,
0
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
[+] Feedback

Related parts for CY37128P100-125AXC