EPM570GT144C5 Altera, EPM570GT144C5 Datasheet - Page 26

IC MAX II CPLD 570 LE 144-TQFP

EPM570GT144C5

Manufacturer Part Number
EPM570GT144C5
Description
IC MAX II CPLD 570 LE 144-TQFP
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM570GT144C5

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
5.4ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
570
Number Of Macrocells
440
Number Of I /o
116
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
144-TQFP, 144-VQFP
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
570
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-1311

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570GT144C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570GT144C5
Manufacturer:
ALTERA
0
Part Number:
EPM570GT144C5N
Manufacturer:
ALLIANCE
Quantity:
1 000
Part Number:
EPM570GT144C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570GT144C5N
Manufacturer:
ALTERA
Quantity:
1 000
Part Number:
EPM570GT144C5N
Manufacturer:
ALTERA
0
Part Number:
EPM570GT144C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
2–18
Figure 2–14. Global Clock Network
Notes to
(1) LAB column clocks in I/O block regions provide high fan-out output enable signals.
(2) LAB column clocks drive to the UFM block.
User Flash Memory Block
MAX II Device Handbook
I/O Block Region
LAB Column
Figure
clock[3..0]
2–14:
I/O Block Region
MAX II devices feature a single UFM block, which can be used like a serial EEPROM
for storing non-volatile information up to 8,192 bits. The UFM block connects to the
logic array through the MultiTrack interconnect, allowing any LE to interface to the
UFM block.
used to create customer interface or protocol logic to interface the UFM block data
outside of the device. The UFM block offers the following features:
4
Non-volatile storage up to 16-bit wide and 8,192 total bits
Two sectors for partitioned sector erase
Built-in internal oscillator that optionally drives logic array
Program, erase, and busy signals
4
(Note 1)
Figure 2–15
4
4
shows the UFM block and interface signals. The logic array is
4
CFM Block
UFM Block (2)
4
4
I/O Block Region
4
© October 2008 Altera Corporation
Chapter 2: MAX II Architecture
User Flash Memory Block
LAB Column
clock[3..0]

Related parts for EPM570GT144C5