EPM2210GF256C5 Altera, EPM2210GF256C5 Datasheet - Page 25

IC MAX II CPLD 2210 LE 256-FBGA

EPM2210GF256C5

Manufacturer Part Number
EPM2210GF256C5
Description
IC MAX II CPLD 2210 LE 256-FBGA
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM2210GF256C5

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.0ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
2210
Number Of Macrocells
1700
Number Of I /o
204
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
256-FBGA
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
2210
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Other names
544-1348

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM2210GF256C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210GF256C5N
Manufacturer:
SIEMENS
Quantity:
342
Part Number:
EPM2210GF256C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM2210GF256C5N
0
Chapter 2: MAX II Architecture
Global Signals
© October 2008 Altera Corporation
Figure 2–13. Global Clock Generation
Note to
(1) Any I/O pin can use a MultiTrack interconnect to route as a logic array-generated global clock signal.
The global clock network drives to individual LAB column signals, LAB column
clocks [3..0], that span an entire LAB column from the top to the bottom of the device.
Unused global clocks or control signals in a LAB column are turned off at the LAB
column clock buffers shown in
multiplexed down to two LAB clock signals and one LAB clear signal. Other control
signal types route from the global clock network into the LAB local interconnect. See
“LAB Control Signals” on page 2–5
Figure 2–13
:
Logic Array(1)
GCLK0
GCLK1
GCLK2
GCLK3
Figure
for more information.
4
2–14. The LAB column clocks [3..0] are
4
Global Clock
Network
MAX II Device Handbook
2–17

Related parts for EPM2210GF256C5