XA2C64A-8VQG100Q Xilinx Inc, XA2C64A-8VQG100Q Datasheet - Page 6

IC CPLD 64MCELL 64 I/O 100-VQFP

XA2C64A-8VQG100Q

Manufacturer Part Number
XA2C64A-8VQG100Q
Description
IC CPLD 64MCELL 64 I/O 100-VQFP
Manufacturer
Xilinx Inc
Series
CoolRunner IIr
Datasheet

Specifications of XA2C64A-8VQG100Q

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
6.7ns
Voltage Supply - Internal
1.7 V ~ 1.9 V
Number Of Logic Elements/blocks
4
Number Of Macrocells
64
Number Of Gates
1500
Number Of I /o
64
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Features
JTAG
Voltage
1.8V
Memory Type
CMOS
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA2C64A-8VQG100Q
Manufacturer:
ST
Quantity:
321
Part Number:
XA2C64A-8VQG100Q
Manufacturer:
XILINX
Quantity:
237
Part Number:
XA2C64A-8VQG100Q
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA2C64A-8VQG100Q
Manufacturer:
XILINX
0
XA2C64A CoolRunner-II Automotive CPLD
AC Electrical Characteristics Over Recommended Operating Conditions
6
Notes:
1.
2.
3.
4.
T
T
T
T
T
T
T
T
F
F
F
F
F
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
T
OE
AO
APRPW
PD1
PD2
SUD
SU1
SU2
HD
H
CO
TOGGLE
SYSTEM1
SYSTEM2
EXT1
EXT2
PSUD
PSU1
PSU2
PHD
PH
PCO
POE
MOE
PAO
SUEC
HEC
CW
PCW
CONFIG
Symbol
F
F
(one counter per function block).
F
Typical configuration current during
/T
TOGGLE
SYSTEM
EXT
/T
/T
(3)
(3)
OD
POD
MOD
(1/T
(4)
(1)
(2)
(2)
is the maximum frequency of a dual edge triggered T flip-flop with output enabled.
(1/T
SU1
+T
CYCLE
Propagation delay single p-term
Propagation delay OR array
Direct input register clock setup time
Setup time (single p-term)
Setup time (OR array)
Direct input register hold time
P-term hold time
Clock to output
Internal toggle rate
Maximum system frequency
Maximum system frequency
Maximum external frequency
Maximum external frequency
Direct input register p-term clock setup time
P-term clock setup time (single p-term)
P-term clock setup time (OR array)
Direct input register p-term clock hold time
P-term clock hold
P-term clock to output
Global OE to output enable/disable
P-term OE to output enable/disable
Macrocell driven OE to output enable/disable
P-term set/reset to output valid
Global set/reset to output valid
Register clock enable setup time
Register clock enable hold time
Global clock pulse width High or Low
P-term pulse width High or Low
Asynchronous preset/reset pulse width (High or Low)
Configuration time
CO
) is the maximum external frequency.
) is the internal operating frequency for a device fully populated with 16-bit up/down, Resetable binary counter
(1)
T
CONFIG
Parameter
is 2.3 mA.
(2)
(2)
(3)
(3)
www.xilinx.com
Min.
3.3
2.5
3.3
0.0
0.0
1.7
0.9
1.7
1.4
2.7
3.7
0.0
2.2
7.5
7.5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-7
Max.
10.0
50.0
11.0
11.0
300
159
141
108
118
9.7
6.7
7.5
6.0
8.4
8.3
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
DS553 (v1.1) May 5, 2007
Min.
3.3
2.8
3.6
0.0
0.0
1.7
0.9
1.7
1.4
2.7
3.7
0.0
2.2
7.5
7.5
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Product Specification
-8
Max.
10.0
11.0
11.0
300
152
135
114
104
6.7
7.5
6.0
8.4
9.7
8.3
50
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Units
MHz
MHz
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
μs
R

Related parts for XA2C64A-8VQG100Q