ADSP-2188NKST-320 Analog Devices Inc, ADSP-2188NKST-320 Datasheet - Page 38

IC DSP CONTROLLER 16BIT 100LQFP

ADSP-2188NKST-320

Manufacturer Part Number
ADSP-2188NKST-320
Description
IC DSP CONTROLLER 16BIT 100LQFP
Manufacturer
Analog Devices Inc
Series
ADSP-21xxr
Type
Fixed Pointr
Datasheet

Specifications of ADSP-2188NKST-320

Rohs Status
RoHS non-compliant
Interface
Host Interface, Serial Port
Clock Rate
80MHz
Non-volatile Memory
External
On-chip Ram
256kB
Voltage - I/o
1.8V, 2.5V, 3.3V
Voltage - Core
1.80V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Device Core Size
16b
Architecture
Enhanced Harvard
Format
Fixed Point
Clock Freq (max)
80MHz
Mips
80
Device Input Clock Speed
80MHz
Ram Size
256KB
Program Memory Size
Not RequiredKB
Operating Supply Voltage (typ)
1.8/2.5/3.3V
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89/3.6V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Package Type
LQFP
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2188NKST-320
Manufacturer:
ADI
Quantity:
240
Part Number:
ADSP-2188NKST-320
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-218xN
IDMA Read, Short Read Cycle
Table 25. IDMA Read, Short Read Cycle
1
2
3
4
5
6
Parameter
Timing Requirements:
t
t
t
Switching Characteristics:
t
t
t
t
t
Short Read Only must be disabled in the IDMA overlay memory mapped register. This mode is disabled by clearing (=0) Bit 14 of the IDMA overlay register, and is
Consider using the Short Read Only mode, instead, because Short Read mode is not applicable at high clock frequencies.
Start of Read = IS Low and IRD Low.
DM Read or first half of PM Read.
Second half of PM Read.
End of Read = IS High or IRD High.
IKR
IRP1
IRP2
IKHR
IKDH
IKDD
IRDE
IRDV
disabled by default upon reset.
1, 2
IACK Low Before Start of Read
Duration of Read (DM/PM1)
Duration of Read (PM2)
IACK High After Start of Read
IAD15–0 Data Hold After End of Read
IAD15–0 Data Disabled After End of Read
IAD15–0 Previous Data Enabled After Start of Read
IAD15–0 Previous Data Valid After Start of Read
IAD15–0
IACK
IRD
5
IS
4
3
3
Figure 36. IDMA Read, Short Read Cycle
t
IKR
Rev. A | Page 38 of 48 | August 2006
t
IRDE
6
6
t
t
IKHR
IRDV
t
IRP
PREVIOUS
DATA
t
IKDD
Min
0
10
10
0
0
t
IKDH
Max
2t
t
10
10
10
CK
CK
– 5
– 5
ns
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-2188NKST-320