XC5VLX30-1FFG676C Xilinx Inc, XC5VLX30-1FFG676C Datasheet - Page 42

IC FPGA VIRTEX-5 30K 676FBGA

XC5VLX30-1FFG676C

Manufacturer Part Number
XC5VLX30-1FFG676C
Description
IC FPGA VIRTEX-5 30K 676FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXr

Specifications of XC5VLX30-1FFG676C

Total Ram Bits
1179648
Number Of Logic Elements/cells
30720
Number Of Labs/clbs
2400
Number Of I /o
400
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
676-BBGA, FCBGA
No. Of Logic Blocks
4800
No. Of Gates
30000
Family Type
Virtex-5 LX
No. Of Speed Grades
1
No. Of I/o's
400
Clock Management
PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1559

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX30-1FFG676C
Manufacturer:
XILINX
Quantity:
128
Part Number:
XC5VLX30-1FFG676C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX30-1FFG676C
Manufacturer:
XILINX
0
Part Number:
XC5VLX30-1FFG676C
Manufacturer:
XILINX
Quantity:
75
Part Number:
XC5VLX30-1FFG676C
Manufacturer:
XC
Quantity:
20 000
Part Number:
XC5VLX30-1FFG676C
0
Company:
Part Number:
XC5VLX30-1FFG676C
Quantity:
1
Part Number:
XC5VLX30-1FFG676CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Input Serializer/Deserializer Switching Characteristics
Table 62: ISERDES Switching Characteristics
DS202 (v5.3) May 5, 2010
Product Specification
Notes:
1.
2.
Setup/Hold for Control Lines
T
T
T
Setup/Hold for Data Lines
T
T
T
T
T
Sequential Delays
T
Propagation Delays
T
ISCCK_BITSLIP
ISCCK_CE
ISCCK_CE2
ISDCK_D
ISDCK_DDLY
ISDCK_DDR
ISDCK_DDLY_DDR
ISCKD_DDLY_DDR
ISCKO_Q
ISDO_DO
Recorded at 0 tap value.
T
ISCCK_CE2
/T
/ T
ISCKD_D
Symbol
/ T
/T
/T
ISCKC_CE
ISCKD_DDR
/ T
ISCKC_CE2
ISCKD_DDLY
and T
ISCKC_BITSLIP
ISCKC_CE2
(2)
(2)
are reported as T
BITSLIP pin Setup/Hold with respect to CLKDIV
CE pin Setup/Hold with respect to CLK (for CE1)
CE pin Setup/Hold with respect to CLKDIV (for CE2)
D pin Setup/Hold with respect to CLK
DDLY pin Setup/Hold with respect to CLK (using
IODELAY)
D pin Setup/Hold with respect to CLK at DDR mode
D pin Setup/Hold with respect to CLK at DDR mode
(using IODELAY)
CLKDIV to out at Q pin
D input to DO output pin
ISCCK_CE
/T
Description
ISCKC_CE
www.xilinx.com
Virtex-5 FPGA Data Sheet: DC and Switching Characteristics
in TRACE report.
–0.24
–0.12
–0.09
–0.12
–0.09
0.10
0.00
0.43
0.03
0.11
0.34
0.31
0.34
0.31
0.46
0.20
-3
Speed Grade
–0.24
–0.12
–0.09
–0.12
–0.09
0.11
0.00
0.49
0.04
0.13
0.37
0.33
0.37
0.33
0.51
0.22
-2
–0.24
–0.12
–0.08
–0.12
–0.08
0.12
0.00
0.59
0.06
0.15
0.39
0.36
0.39
0.36
0.60
0.26
-1
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
42

Related parts for XC5VLX30-1FFG676C