EP1S30B956C7 Altera, EP1S30B956C7 Datasheet - Page 195

IC STRATIX FPGA 30K LE 956-BGA

EP1S30B956C7

Manufacturer Part Number
EP1S30B956C7
Description
IC STRATIX FPGA 30K LE 956-BGA
Manufacturer
Altera
Series
Stratix®r
Datasheet

Specifications of EP1S30B956C7

Number Of Logic Elements/cells
32470
Number Of Labs/clbs
3247
Total Ram Bits
3317184
Number Of I /o
683
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
956-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1418
EP1S30SB956C7

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1S30B956C7
Manufacturer:
ALTERA
Quantity:
672
Part Number:
EP1S30B956C7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1S30B956C7
Manufacturer:
ALTERA
0
Part Number:
EP1S30B956C7N
Manufacturer:
ALTERA
Quantity:
246
Part Number:
EP1S30B956C7N
Manufacturer:
ALTERA
0
Altera Corporation
January 2006
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
M4KDATAAH
M4KADDRASU
M4KADDRAH
M4KDATABSU
M4KDATABH
M4KADDRBSU
M4KADDRBH
M4KDATACO1
M4KDATACO2
M4KCLKHL
M4KCLR
MRAMRC
MRAMWC
MRAMWERESU
MRAMWEREH
MRAMCLKENSU
MRAMCLKENH
MRAMBESU
MRAMBEH
MRAMDATAASU
MRAMDATAAH
MRAMADDRASU
MRAMADDRAH
MRAMDATABSU
Table 4–41. M4K Block Internal Timing Microparameter Descriptions (Part
2 of 2)
Table 4–42. M-RAM Block Internal Timing Microparameter
Descriptions (Part 1 of 2)
Symbol
Symbol
A port data hold time after clock
A port address setup time before clock
A port address hold time after clock
B port data setup time before clock
B port data hold time after clock
B port address setup time before clock
B port address hold time after clock
Clock-to-output delay when using output registers
Clock-to-output delay without output registers
Register minimum clock high or low time. This is a limit on
the min time for the clock on the registers in these blocks.
The actual performance is dependent upon the internal
point-to-point delays in the blocks and may give slower
performance as shown
reported by the timing analyzer in the Quartus II software.
Minimum clear pulse width
Synchronous read cycle time
Synchronous write cycle time
Write or read enable setup time before clock
Write or read enable hold time after clock
Clock enable setup time before clock
Clock enable hold time after clock
Byte enable setup time before clock
Byte enable hold time after clock
A port data setup time before clock
A port data hold time after clock
A port address setup time before clock
A port address hold time after clock
B port setup time before clock
Stratix Device Handbook, Volume 1
inTable 4–36 on page 4–20
Parameter
Parameter
DC & Switching Characteristics
and as
4–25

Related parts for EP1S30B956C7