EP1C12F256C6 Altera, EP1C12F256C6 Datasheet - Page 48

IC CYCLONE FPGA 12K LE 256-FBGA

EP1C12F256C6

Manufacturer Part Number
EP1C12F256C6
Description
IC CYCLONE FPGA 12K LE 256-FBGA
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C12F256C6

Number Of Logic Elements/cells
12060
Number Of Labs/clbs
1206
Total Ram Bits
239616
Number Of I /o
185
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
256-FBGA
Family Name
Cyclone®
Number Of Logic Blocks/elements
12060
# I/os (max)
185
Frequency (max)
405.2MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
12060
Ram Bits
239616
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
256
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1788
EP1C12F256C6

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C12F256C6
Manufacturer:
ALTERA
Quantity:
16
Part Number:
EP1C12F256C6
Manufacturer:
ALTERA
Quantity:
200
Part Number:
EP1C12F256C6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12F256C6
Manufacturer:
ALTERA
0
Part Number:
EP1C12F256C6
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP1C12F256C6
Quantity:
518
Part Number:
EP1C12F256C6N
Manufacturer:
ALTERA
Quantity:
206
Part Number:
EP1C12F256C6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C12F256C6N
Manufacturer:
ALTERA
0
Part Number:
EP1C12F256C6N
Manufacturer:
ALTERA
Quantity:
20 000
Part Number:
EP1C12F256C6N
0
Cyclone Device Handbook, Volume 1
Figure 2–29. Column I/O Block Connection to the Interconnect
Notes to
(1)
(2)
2–42
Preliminary
The 21 data and control signals consist of three data out lines, io_dataout[2..0], three output enables,
io_coe[2..0], three input clock enables, io_cce_in[2..0], three output clock enables, io_cce_out[2..0],
three clocks, io_cclk[2..0], three asynchronous clear signals, io_caclr[2..0], and three synchronous clear
signals, io_csclr[2..0].
Each of the three IOEs in the column I/O block can have one io_datain input (combinatorial or registered) and
one comb_io_datain (combinatorial) input.
Local Interconnect
Figure
from Logic Array (1)
R4 Interconnects
I/O Block
Control Signals
2–29:
21 Data &
LAB Local
Interconnect
LAB
21
comb_io_datain[2..0]
C4 Interconnects
IO_datain[2:0] &
Column I/O Block
LAB
(2)
LAB
Altera Corporation
Column I/O
Block Contains
up to Three IOEs
io_clk[5..0]
May 2008

Related parts for EP1C12F256C6