EP4CE55F23C8 Altera, EP4CE55F23C8 Datasheet - Page 306
EP4CE55F23C8
Manufacturer Part Number
EP4CE55F23C8
Description
IC CYCLONE IV FPGA 55K 484FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er
Datasheets
1.EP4CGX15BN11C8N.pdf
(44 pages)
2.EP4CGX15BN11C8N.pdf
(14 pages)
3.EP4CGX15BN11C8N.pdf
(478 pages)
4.EP4CGX15BN11C8N.pdf
(10 pages)
Specifications of EP4CE55F23C8
Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
324
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
484-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4CE55F23C8
Manufacturer:
ALTERA
Quantity:
784
Company:
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA
Quantity:
364
Part Number:
EP4CE55F23C8LN
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Company:
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
852
Part Number:
EP4CE55F23C8N
Manufacturer:
ALTERA
Quantity:
20 000
- EP4CGX15BN11C8N PDF datasheet
- EP4CGX15BN11C8N PDF datasheet #2
- EP4CGX15BN11C8N PDF datasheet #3
- EP4CGX15BN11C8N PDF datasheet #4
- Current page: 306 of 478
- Download datasheet (13Mb)
1–26
Transceiver Channel Datapath Clocking
Cyclone IV Device Handbook, Volume 2
Figure 1–27
for REFCLK pins.
Figure 1–27. AC-Coupled Termination Scheme for a Reference Clock
Note to
(1) V
Figure 1–28
configured as a HCSL input.
Figure 1–28. Termination Scheme for a Reference Clock When Configured as HCSL
Notes to
(1) No biasing is required if the reference clock signals are generated from a clock source that conforms to the PCIe
(2) Select values as recommended by the PCIe clock source vendor.
Channel datapath clocking varies with channel configuration options and PCS
configurations. This section describes the clock distribution from the left PLLs for
transceiver channels and the datapath clocking in various supported configurations.
Table 1–7
Table 1–7. PLL Clocks for Transceiver Datapath
CDR clocks
High-speed clock
Low-speed clock
specification.
ICM
Figure
Figure
can be sourced from the 2.5-V supply with a voltage divider circuit (typically two 1-k resistors).
Clock
lists the clocks generated by the PLLs for transceiver datapath.
LVDS, LVPECL, PCML
(1.2 V, 1.5 V, 3.3 V)
1–27:
shows an example of the termination scheme for AC-coupled connections
shows an example termination scheme for the REFCLK pin when
1–28:
PCI Express
REFCLK
(HCSL)
Source
Receiver CDR unit
Transmitter serializer block in PMA
Transmitter PCS blocks
Receiver PCS blocks when rate match FIFO enabled
0.1 μF
0.1 μF
Z
Z
0
0
Rs
Rs
= 50 Ω
= 50 Ω
(2)
(2)
50 Ω
V
ICM
Chapter 1: Cyclone IV Transceivers Architecture
50 Ω
Usage
50 Ω
50 Ω
REFCLK
REFCLK
© December 2010 Altera Corporation
Cyclone IV GX
Transceiver Clocking Architecture
Cyclone IV GX
+
-
REFCLK
(Note 1)
Related parts for EP4CE55F23C8
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: