EP20K100EQC208-2XN Altera, EP20K100EQC208-2XN Datasheet - Page 11

IC APEX 20KE FPGA 100K 208-PQFP

EP20K100EQC208-2XN

Manufacturer Part Number
EP20K100EQC208-2XN
Description
IC APEX 20KE FPGA 100K 208-PQFP
Manufacturer
Altera
Series
APEX-20K®r
Datasheet

Specifications of EP20K100EQC208-2XN

Number Of Logic Elements/cells
4160
Number Of Labs/clbs
416
Total Ram Bits
53248
Number Of I /o
151
Number Of Gates
263000
Voltage - Supply
1.71 V ~ 1.89 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP20K100EQC208-2XN
Manufacturer:
ALTERA
Quantity:
642
Part Number:
EP20K100EQC208-2XN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP20K100EQC208-2XN
Manufacturer:
ALTERA
0
Altera Corporation
Figure 3. LAB Structure
LEs drive local
MegaLAB, row,
and column
interconnects.
MegaLAB Interconnect
To/From
Adjacent LAB,
ESB, or IOEs
Local Interconnect
Row
Interconnect
Logic Array Block
Each LAB consists of 10 LEs, the LEs’ associated carry and cascade chains,
LAB control signals, and the local interconnect. The local interconnect
transfers signals between LEs in the same or adjacent LABs, IOEs, or ESBs.
The Quartus II Compiler places associated logic within an LAB or
adjacent LABs, allowing the use of a fast local interconnect for high
performance.
APEX 20K devices use an interleaved LAB structure. This structure allows
each LE to drive two local interconnect areas. This feature minimizes use
of the MegaLAB and FastTrack interconnect, providing higher
performance and flexibility. Each LE can drive 29 other LEs through the
fast local interconnect.
The 10 LEs in the LAB are driven by
two local interconnect areas. These LEs
can drive two local interconnect areas.
Figure 3
APEX 20K Programmable Logic Device Family Data Sheet
shows the APEX 20K LAB.
Column
Interconnect
To/From
Adjacent LAB,
ESB, or IOEs
11

Related parts for EP20K100EQC208-2XN