EPF10K100ABI600-2 Altera, EPF10K100ABI600-2 Datasheet - Page 5

IC FLEX 10KA FPGA 100K 600-BGA

EPF10K100ABI600-2

Manufacturer Part Number
EPF10K100ABI600-2
Description
IC FLEX 10KA FPGA 100K 600-BGA
Manufacturer
Altera
Series
FLEX-10K®r
Datasheet

Specifications of EPF10K100ABI600-2

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
24576
Number Of I /o
406
Number Of Gates
158000
Voltage - Supply
3 V ~ 3.6 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
600-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPF10K100ABI600-2
Manufacturer:
ALTERA
Quantity:
72
Part Number:
EPF10K100ABI600-2
Manufacturer:
ALTERA
Quantity:
249
Part Number:
EPF10K100ABI600-2
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPF10K100ABI600-2
Manufacturer:
ALTERA
0
Altera Corporation
Notes to tables:
(1)
(2)
General
Description
Notes:
(1)
(2)
(3)
16-bit loadable
counter
16-bit accumulator
16-to-1 multiplexer
256
cycle speed
256
cycle speed
Table 6. FLEX 10K & FLEX 10KA Performance
FLEX 10K and FLEX 10KA device package types include plastic J-lead chip carrier (PLCC), thin quad flat pack
(TQFP), plastic quad flat pack (PQFP), power quad flat pack (RQFP), ball-grid array (BGA), pin-grid array (PGA),
and FineLine BGA
This option is supported with a 256-pin FineLine BGA package. By using SameFrame pin migration, all FineLine
BGA packages are pin compatible. For example, a board can be designed to support both 256-pin and 484-pin
FineLine BGA packages. The Altera software automatically avoids conflicting pins when future migration is set.
The speed grade of this application is limited because of clock high and low specifications.
This application uses combinatorial inputs and outputs.
This application uses registered inputs and outputs.
Application
8 RAM read
8 RAM write
(1)
(3)
(3)
(1)
(2)
TM
Resources
packages.
LEs EABs
16
16
10
0
0
Used
Altera’s FLEX 10K devices are the industry’s first embedded PLDs. Based
on reconfigurable CMOS SRAM elements, the Flexible Logic Element
MatriX (FLEX) architecture incorporates all features necessary to
implement common gate array megafunctions. With up to 250,000 gates,
the FLEX 10K family provides the density, speed, and features to integrate
entire systems, including multiple 32-bit buses, into a single device.
FLEX 10K devices are reconfigurable, which allows 100
shipment. As a result, the designer is not required to generate test vectors
for fault coverage purposes. Additionally, the designer does not need to
manage inventories of different ASIC designs; FLEX 10K devices can be
configured on the board for the specific functionality required.
Table 6
performance values were obtained with Synopsys DesignWare or LPM
functions. No special design technique was required to implement the
applications; the designer simply inferred or instantiated a function in a
Verilog HDL, VHDL, Altera Hardware Description Language (AHDL), or
schematic design file.
0
0
0
1
1
FLEX 10K Embedded Programmable Logic Device Family Data Sheet
shows FLEX 10K performance for some common designs. All
-1 Speed
Grade
204
204
172
106
4.2
-2 Speed
Grade
166
166
145
5.8
89
Performance
-3 Speed
Grade
125
125
108
6.0
68
-4 Speed
Grade
testing prior to
7.0
95
95
84
63
Units
MHz
MHz
MHz
MHz
ns
5

Related parts for EPF10K100ABI600-2