EP2S130F1020C5 Altera, EP2S130F1020C5 Datasheet - Page 65

no-image

EP2S130F1020C5

Manufacturer Part Number
EP2S130F1020C5
Description
IC STRATIX II FPGA 130K 1020-FBG
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1020C5

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
742
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1020-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1459

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA
Quantity:
853
Part Number:
EP2S130F1020C5
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1020C5ES
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
363
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
238
Part Number:
EP2S130F1020C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA
Quantity:
60
Part Number:
EP2S130F1020C5N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
May 2007
The Stratix II clock networks can be disabled (powered down) by both
static and dynamic approaches. When a clock net is powered down, all
the logic fed by the clock net is in an off-state thereby reducing the overall
power consumption of the device.
The global and regional clock networks can be powered down statically
through a setting in the configuration (.sof or .pof) file. Clock networks
that are not used are automatically powered down through configuration
bit settings in the configuration file generated by the Quartus II software.
The dynamic clock enable/disable feature allows the internal logic to
control power up/down synchronously on GCLK and RCLK nets and
PLL_OUT pins. This function is independent of the PLL and is applied
directly on the clock network or PLL_OUT pin, as shown in
through 2–39.
1
Enhanced & Fast PLLs
Stratix II devices provide robust clock management and synthesis using
up to four enhanced PLLs and eight fast PLLs. These PLLs increase
performance and provide advanced clock interfacing and clock-
frequency synthesis. With features such as clock switchover,
spread-spectrum clocking, reconfigurable bandwidth, phase control, and
reconfigurable phase shifting, the Stratix II device’s enhanced PLLs
provide you with complete control of clocks and system timing. The fast
PLLs provide general purpose clocking with multiplication and phase
shifting as well as high-speed outputs for high-speed differential I/O
support. Enhanced and fast PLLs work together with the Stratix II
high-speed I/O and advanced clock architecture to provide significant
improvements in system performance and bandwidth.
The following restrictions for the input clock pins apply:
In general, even CLK numbers connect to the inclk[0] port of
CLKCTRL, and odd CLK numbers connect to the inclk[1] port
of CLKCTRL.
Failure to comply with these restrictions will result in a no-fit
error.
CLK0 pin -> inclk[0] of CLKCTRL
CLK1 pin -> inclk[1] of CLKCTRL
CLK2 pin -> inclk[0] of CLKCTRL
CLK3 pin -> inclk[1] of CLKCTRL
Stratix II Device Handbook, Volume 1
Stratix II Architecture
Figures 2–37
2–57

Related parts for EP2S130F1020C5