EP2S130F1508C4 Altera, EP2S130F1508C4 Datasheet - Page 59

IC STRATIX II FPGA 130K 1508-FBG

EP2S130F1508C4

Manufacturer Part Number
EP2S130F1508C4
Description
IC STRATIX II FPGA 130K 1508-FBG
Manufacturer
Altera
Series
Stratix® IIr
Datasheet

Specifications of EP2S130F1508C4

Number Of Logic Elements/cells
132540
Number Of Labs/clbs
6627
Total Ram Bits
6747840
Number Of I /o
1126
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1508-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Other names
544-1460

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2S130F1508C4
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1508C4
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1508C4
Manufacturer:
ALTERA
Quantity:
89
Part Number:
EP2S130F1508C4ES
Manufacturer:
ALTERA
0
Part Number:
EP2S130F1508C4ES
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP2S130F1508C4N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP2S130F1508C4N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2S130F1508C4N
Manufacturer:
XILINX
0
Part Number:
EP2S130F1508C4N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Figure 2–33. Dual-Regional Clocks
Figure 2–34. Hierarchical Clock Networks Per Quadrant
Altera Corporation
May 2007
PLLs
CLK[3..0]
Regional Clock Network [7..0]
Global Clock Network [15..0]
Clock Pins or PLL Clock Outputs
Can Drive Dual-Regional Network
CLK[7..4]
CLK[15..12]
Combined Resources
Within each quadrant, there are 24 distinct dedicated clocking resources
consisting of 16 global clock lines and eight regional clock lines.
Multiplexers are used with these clocks to form busses to drive LAB row
clocks, column IOE clocks, or row IOE clocks. Another multiplexer is
used at the LAB level to select three of the six row clocks to feed the ALM
registers in the LAB (see Figure 2–34).
CLK[11..8]
or Half-Quadrant
Clocks Available
to a Quadrant
Clock [23..0]
Clock Pins or PLL Clock
Outputs Can Drive
Dual-Regional Network
PLLs
CLK[3..0]
Stratix II Device Handbook, Volume 1
CLK[7..4]
CLK[15..12]
Stratix II Architecture
Column I/O Cell
IO_CLK[7..0]
Lab Row Clock [5..0]
Row I/O Cell
IO_CLK[7..0]
CLK[11..8]
2–51

Related parts for EP2S130F1508C4