XC3S250E-5PQG208C Xilinx Inc, XC3S250E-5PQG208C Datasheet - Page 38

IC FPGA SPARTAN-3E 250K 208-PQFP

XC3S250E-5PQG208C

Manufacturer Part Number
XC3S250E-5PQG208C
Description
IC FPGA SPARTAN-3E 250K 208-PQFP
Manufacturer
Xilinx Inc
Series
Spartan™-3Er
Datasheet

Specifications of XC3S250E-5PQG208C

Number Of Logic Elements/cells
5508
Number Of Labs/clbs
612
Total Ram Bits
221184
Number Of I /o
158
Number Of Gates
250000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
208-BFQFP
Package
208PQFP
Family Name
Spartan®-3E
Device Logic Cells
5508
Device Logic Units
612
Device System Gates
250000
Number Of Registers
4896
Maximum Internal Frequency
657 MHz
Typical Operating Supply Voltage
1.2 V
Maximum Number Of User I/os
158
Ram Bits
221184
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3S250E-5PQG208C
Manufacturer:
XILINX
Quantity:
286
Part Number:
XC3S250E-5PQG208C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3S250E-5PQG208C
Manufacturer:
XILINX
0
Part Number:
XC3S250E-5PQG208C
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Functional Description
Block RAM Port Signal Definitions
Representations
RAMB16_S[w
RAMB16_S[w] with their associated signals are shown in
Figure 32a
defined in
SSR) on the block RAM are active High. However, optional
inverters on the control signals change the polarity of the
active edge to active Low.
38
Notes:
1.
2.
3.
4.
DIA[w
DIB[w
ADDRA[r
ADDRB[r
DIPB[p
DIPA[p
w
p
r
The control signals CLK, WE, EN, and SSR on both ports have the option of inverted polarity.
A
Table
A
A
and
and r
A
B
and p
and w
–p
–p
A
]_S[w
SSRA
A
A
A
SSRB
B
B
B
CLKA
CLKB
B
Figure
WEA
WEB
–1:0]
–1:0]
–1:0]
–1:0]
–1:0]
–1:0]
23. The control signals (WE, EN, CLK, and
ENA
ENB
B
B
are integers representing the address bus width at ports A and B, respectively.
are integers that indicate the number of data path lines serving as parity bits.
are integers representing the total data path width (i.e., data bits plus parity bits) at Ports A and B, respectively.
B
of
]
32b, respectively. These signals are
and
RAMB16_S
(a) Dual-Port
the
the
dual-port
W A
single-port
_S
W B
Figure 32: Block RAM Primitives
DOPA[p
DOA[w
DOPB[p
DOB[w
primitive
primitive
A
B
A
–p
B
–p
www.xilinx.com
–1:0]
–1:0]
A
B
–1:0]
–1:0]
Design Note
Whenever a block RAM port is enabled (ENA or
ENB = High), all address transitions must meet the data
sheet setup and hold times with respect to the port clock
(CLKA or CLKB), as shown in
requirement must be met even if the RAM read output is of
no interest.
ADDR[r–1:0]
DI[w–p–1:0]
DIP[p–1:0]
SSR
CLK
WE
EN
(b) Single-Port
RAMB16_Sw
DS312-2 (v3.8) August 26, 2009
Table 103, page
Product Specification
DOP[p–1:0]
DO[w–p–1:0]
DS312-2_03_111105
142.This
R

Related parts for XC3S250E-5PQG208C