XC3SD1800A-4CSG484LI Xilinx Inc, XC3SD1800A-4CSG484LI Datasheet - Page 59

no-image

XC3SD1800A-4CSG484LI

Manufacturer Part Number
XC3SD1800A-4CSG484LI
Description
IC FPGA SPARTAN 3 DSP 484CSGBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3A DSPr
Datasheet

Specifications of XC3SD1800A-4CSG484LI

Number Of Logic Elements/cells
37440
Number Of Labs/clbs
4160
Total Ram Bits
1548288
Number Of I /o
309
Number Of Gates
1800000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-FBGA, CSPBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC3SD1800A-4CSG484LI
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC3SD1800A-4CSG484LI
Manufacturer:
XILINX
0
Table 55: Configuration Timing Requirements for Attached Parallel NOR BPI Flash
DS610 (v3.0) October 4, 2010
Product Specification
Notes:
1.
2.
3.
T
(t
T
(t
T
(t
T
(t
ACC
CE
ELQV
OE
GLQV
AVQV
BYTE
FLQV,
Symbol
These requirements are for successful FPGA configuration in BPI mode, where the FPGA generates the CCLK signal. The
post-configuration timing can be different to support the specific needs of the application loaded into the FPGA.
Subtract additional printed circuit board routing delay as required by the application.
The initial BYTE# timing can be extended using an external, appropriately sized pull-down resistor on the FPGA’s LDC2 pin. The resistor
value also depends on whether the FPGA’s PUDC_B pin is High or Low.
)
)
)
t
FHQV
)
Parallel NOR Flash PROM chip-select time
Parallel NOR Flash PROM output-enable time
Parallel NOR Flash PROM read access time
For x8/x16 PROMs only: BYTE# to output valid time
Description
Spartan-3A DSP FPGA Family: DC and Switching Characteristics
www.xilinx.com
(3)
T
ACC
50%T
T
CCLKn min
T
T
BYTE
OE
CE
Requirement
(
T
T
T
INITADDR
INITADDR
)
INITADDR
T
CCO
T
DCC
PCB
Units
ns
ns
ns
ns
59

Related parts for XC3SD1800A-4CSG484LI