XA3S1600E-4FGG484I Xilinx Inc, XA3S1600E-4FGG484I Datasheet - Page 33

IC FPGA SPARTAN-3E 1600K 484FBGA

XA3S1600E-4FGG484I

Manufacturer Part Number
XA3S1600E-4FGG484I
Description
IC FPGA SPARTAN-3E 1600K 484FBGA
Manufacturer
Xilinx Inc
Series
Spartan™-3E XAr
Datasheet

Specifications of XA3S1600E-4FGG484I

Number Of Logic Elements/cells
33192
Number Of Labs/clbs
3688
Total Ram Bits
663552
Number Of I /o
376
Number Of Gates
1600000
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
484-BBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XA3S1600E-4FGG484I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XA3S1600E-4FGG484I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XA3S1600E-4FGG484I
Manufacturer:
XILINX
0
Part Number:
XA3S1600E-4FGG484I
Manufacturer:
XILINX/赛灵思
Quantity:
20 000
Part Number:
XA3S1600E-4FGG484I/Q
Manufacturer:
XILINX
0
Serial Peripheral Interface Configuration Timing
Table 40: Timing for SPI Configuration Mode
Table 41: Configuration Timing Requirements for Attached SPI Serial Flash
DS635 (v2.0) September 9, 2009
Product Specification
Notes:
1.
2.
T
T
T
T
T
T
T
T
T
T
T
f
C
Symbol
CCLK1
CCLKn
MINIT
INITM
CCO
DCC
CCD
CCS
DSU
DH
V
Symbol
or f
These requirements are for successful FPGA configuration in SPI mode, where the FPGA provides the CCLK frequency. The post
configuration timing can be different to support the specific needs of the application loaded into the FPGA and the resulting clock source.
Subtract additional printed circuit board routing delay as required by the application.
R
R
SPI serial Flash PROM chip-select time
SPI serial Flash PROM data input setup time
SPI serial Flash PROM data input hold time
SPI serial Flash PROM data clock-to-output time
Maximum SPI serial Flash PROM clock frequency (also depends
on specific read command used)
Initial CCLK clock period
CCLK clock period after FPGA loads ConfigRate setting
Setup time on VS[2:0] and M[2:0] mode pins before the rising
edge of INIT_B
Hold time on VS[2:0] and M[2:0]mode pins after the rising edge of
INIT_B
MOSI output valid after CCLK edge
Setup time on DIN data input before CCLK edge
Hold time on DIN data input after CCLK edge
Description
Description
www.xilinx.com
T
T
T
Minimum
CCS
V
DSU
f
C
T
50
0
DH
T
Requirement
MCCLn
------------------------------ -
T
T
T
CCLKn min
MCCL1
MCCL1
(see
(see
T
See
See
See
MCCH1
1
Maximum
Table
Table
Table 38
Table 38
Table 38
(
T
DCC
-
-
T
T
)
CCO
34)
34)
CCO
Units
Units
MHz
ns
ns
ns
ns
ns
ns
33

Related parts for XA3S1600E-4FGG484I