XS1-L01A-LQ64-I4 XMOS, XS1-L01A-LQ64-I4 Datasheet - Page 7

IC MPU 32BIT SINGLE CORE 64LQFP

XS1-L01A-LQ64-I4

Manufacturer Part Number
XS1-L01A-LQ64-I4
Description
IC MPU 32BIT SINGLE CORE 64LQFP
Manufacturer
XMOS
Datasheet

Specifications of XS1-L01A-LQ64-I4

Processor Type
XCore 32-Bit
Speed
400MHz
Voltage
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Other names
880-1001
XS1-L01-LQ64-I4
XS1-L1 64LQFP Datasheet (2.1)
These signals control the on-chip PLL of the XS1-L1
3 System Services
System Services are required to support correct device behavior. These signals
control clocking, reset and boot behavior of the device.
3.1 Clock control signals
Functional description
PLL_AVDD The PLL requires a very clean AVDD power supply. It is recommended
PLL_AGND Analog ground for the PLL. Connect directly to board ground.
CLK Reference clock input for the PLL. This signal is used as a reference by the PLL
3.2 Miscellaneous control signals
Functional description
MODE[3:0] These pins determine the boot source and PLL boot mode of the device.
Signal
PLL_AVDD
PLL_AGND
CLK
Signal
MODE[3:0]
DEBUG
RST_N
that this supply node be separated from the other, noisier, supplies on the
board. The supply should be decoupled close to the respective IC package pin.
Nominally 1.0V.
in generating all on chip clocks.
Bits [3:2] control the boot source according to the following table:
Pin ID
20
19
9
Pin ID
25, 24, 23, 22
17
8
I/O
pwr
pwr
I, PD, ST
I/O
I, PU, ST
IO, PU
I, PU, ST
www.xmos.com
Description
Analog power supply for the PLL
Analog ground for the PLL
Reference clock input for the PLL
Description
Sets boot mode
Multi-device debug
Asynchronous system reset
7/24

Related parts for XS1-L01A-LQ64-I4