Z16C3220VSG Zilog, Z16C3220VSG Datasheet - Page 14

IC Z16C32 MCU 20MHZ IUSC 68PLCC

Z16C3220VSG

Manufacturer Part Number
Z16C3220VSG
Description
IC Z16C32 MCU 20MHZ IUSC 68PLCC
Manufacturer
Zilog
Series
IUSC™r
Datasheets

Specifications of Z16C3220VSG

Controller Type
USC Controller
Interface
DMA
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
7mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
68-LCC (J-Lead)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-4689-5
Z16C3220VSG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16C3220VSG
Manufacturer:
Zilog
Quantity:
40
Part Number:
Z16C3220VSG
Manufacturer:
F
Quantity:
6 229
Part Number:
Z16C3220VSG
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z16C3220VSG1660
Manufacturer:
Zilog
Quantity:
10 000
Another method by which the DMA and serial channel
work together is using the Transmit Character Counter to
break a large block of data into a number of fixed length
frames. For example, it is desired to transmit a large file
which is located in several memory buffers as fixed length
smaller frames. With the IUSC, the serial channel is pro-
grammed to send the end-of-frame sequence each time
the set number of bytes is transmitted. Therefore, DMA
transfers are not interrupted, nor is system response
required to break the large file into frames.
Z
PS97USC0200
ILOG
Figure 5. Linked List Mode with Linked Frame Status Transfer and Ring Buffer Features
Buffer 1 RSBR or 0
Buffer 1 RSHR or 0
Buffer 1 Address
Buffer 1 Length
Link Address
of Entry2
0
Ring Buffer Mode
Writes this word
to 0 after it is read.
Integrated Frame Status
Transfer writes the Receive
Status Block (or 0) here.
P R E L I M I N A R Y
Buffer 2 RSBR or 0
Buffer 2 RSHR or 0
Buffer 2 Address
Buffer 2 Length
Link Address
of Entry3
0
The IUSC provides higher throughput than discrete serial
and DMA chip solutions because discrete chips do not
directly communicate with each other and, therefore, the
status of one device must be read by the CPU and
communicated to the other. This typically requires inter-
rupts and the suspension of activity until status/control
information is updated. This uses precious time and bus
bandwidth, which can limit total throughput.
Buffer 3 RSBR or 0
Buffer 3 RSHR or 0
Buffer 3 Address
Buffer 3 Length
Link Address
of Entry1
0
Z16C32 IUSC
14

Related parts for Z16C3220VSG