ISP1761BEGE ST-Ericsson Inc, ISP1761BEGE Datasheet - Page 109

no-image

ISP1761BEGE

Manufacturer Part Number
ISP1761BEGE
Description
IC USB CTRL HI-SPEED 128LQFP
Manufacturer
ST-Ericsson Inc
Datasheet

Specifications of ISP1761BEGE

Controller Type
USB Peripheral Controller
Interface
Serial
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
128-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Current - Supply
-
Other names
ISP1761BE
ISP1761BE

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1761BEGE
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
NXP Semiconductors
Table 107. DcInterruptEnable - Device Controller Interrupt Enable register (address 0214h) bit allocation
[1]
ISP1761_5
Product data sheet
Bit
Symbol
Reset
Bus reset
Access
Bit
Symbol
Reset
Bus reset
Access
Bit
Symbol
Reset
Bus reset
Access
Bit
Symbol
Reset
Bus reset
Access
The reserved bits should always be written with the reset value.
10.5.5 DcInterruptEnable register
IEVBUS
IEP6TX
IEP2TX
R/W
R/W
R/W
R/W
31
23
15
0
0
0
0
0
0
7
0
0
This register enables or disables individual interrupt sources. The interrupt for each
endpoint can individually be controlled through the associated IEPnRX or IEPnTX bits,
here n represents the endpoint number. All interrupts can globally be disabled through
bit GLINTENA in the Mode register (see
An interrupt is generated when the USB SIE receives or generates an ACK or NAK on the
USB bus. The interrupt generation depends on Debug mode settings of bit fields
CDBGMOD[1:0], DDBGMODIN[1:0] and DDBGMODOUT[1:0].
All data IN transactions use the Transmit buffers (TX) that are handled by DDBGMODIN
bits. All data OUT transactions go through the Receive buffers (RX) that are handled by
DDBGMODOUT bits. Transactions on control endpoint 0 (IN, OUT and SETUP) are
handled by CDBGMOD bits.
Interrupts caused by events on the USB bus (SOF, suspend, resume, bus reset, set up
and high-speed status) can also be individually controlled. A bus reset disables all
enabled interrupts, except bit IEBRST (bus reset) that remains unchanged.
The DcInterruptEnable register consists of 4 bytes. The bit allocation is given in
IEP6RX
IEP2RX
IEDMA
R/W
R/W
R/W
R/W
30
22
14
0
0
0
0
0
0
6
0
0
IEHS_STA
IEP5TX
IEP1TX
R/W
R/W
R/W
R/W
29
21
13
0
0
0
0
0
0
5
0
0
Rev. 05 — 13 March 2008
reserved
IERESM
IEP5RX
IEP1RX
[1]
R/W
R/W
R/W
R/W
28
20
12
0
0
0
0
0
0
4
0
0
Table
IESUSP
IEP4TX
IEP0TX
R/W
R/W
R/W
R/W
27
19
11
0
0
0
0
0
0
3
0
0
100).
IEP0RX
IEPSOF
IEP4RX
R/W
R/W
R/W
R/W
10
26
18
0
0
0
0
0
0
2
0
0
Hi-Speed USB OTG controller
reserved
IEP7TX
IEP3TX
IESOF
R/W
R/W
R/W
R/W
25
17
9
0
0
0
0
0
0
1
0
0
© NXP B.V. 2008. All rights reserved.
ISP1761
[1]
IEP0SETUP
unchanged
IEP7RX
IEP3RX
IEBRST
Table
R/W
R/W
R/W
R/W
108 of 163
24
16
0
0
0
0
8
0
0
0
0
107.

Related parts for ISP1761BEGE