Z8523016VSC Zilog, Z8523016VSC Datasheet - Page 28

IC 16MHZ ESCC 44-PLCC

Z8523016VSC

Manufacturer Part Number
Z8523016VSC
Description
IC 16MHZ ESCC 44-PLCC
Manufacturer
Zilog
Datasheet

Specifications of Z8523016VSC

Controller Type
Serial Communications Controller (SCC)
Interface
Bus
Voltage - Supply
4.5 V ~ 5.5 V
Current - Supply
7mA
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
44-LCC (J-Lead)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
269-3055

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8523016VSC
Manufacturer:
ZILOG
Quantity:
2 000
Part Number:
Z8523016VSC
Quantity:
15
Part Number:
Z8523016VSC
Manufacturer:
ZILOG
Quantity:
5 510
Part Number:
Z8523016VSC
Manufacturer:
Zilog
Quantity:
10 000
Part Number:
Z8523016VSC
Manufacturer:
ZILOG
Quantity:
20 000
Part Number:
Z8523016VSC00TR
Manufacturer:
Zilog
Quantity:
10 000
Bit
Position
7
6
5
4
3
2
1
0
Table 4. Write Register 7 Prime (WR7’)
PS005308-0609
Bit
R/W
Reset
Note: R = Read W = Write X = Indeterminate
Write Register 7 PRIME (WR7’)
W
W
W
W
W
W
W
W
By resetting WR7’ bit 3 to 0, applications which have a long latency to interrupts can gen-
erate the request to read data from the FIFO when one byte is available. The application
can then test the Receive Character Available bit to determine if more data is available.
By setting WR7’ bit 3 to 0, the ESCC can issue an interrupt when the receive FIFO is half
full (4 bytes available), allowing the frequency of interrupts to be reduced. If WR7’ bit 3 is
1, the Receive Character Available interrupt is generated when there are 4 bytes available.
If the ISR reads 4 bytes during each routine, the frequency of interrupts is reduced.
If WR7’ bit 3 is 1 and Receive Interrupt on All Characters and Special Conditions is
enabled, the receive character available interrupt is generated when four characters are
available. However, when a character is detected to have a special condition, an interrupt
is generated when the character is loaded into the top four bytes of the FIFO. Therefore,
the Special Condition ISR must be RR1 before reading the data to determine which byte
has the special condition.
A new register, WR7’, has been added to the ESCC to enable the programming of six new
features. The format of this register is listed in
WR7’ is written by first setting Bit 0 of Write Register 15 (WR15 bit 0) to 1 and then
accessing WR7. All write commands to register 7 are to WR7’ while WR15 bit 0 is set to
R/W
W
7
0
0
Value
W
6
0
Description
Reserved, must be 0
Extended Read Enable
Transmit FIFO Int Level
DTR/REQ Timing Mode
Receive FIFO Int Level
Auto RTS Deactivation
Auto EOM Reset
Auto Transmit Flag
W
5
0
/W
4
0
Table
W
3
0
4.
Z80230/Z85230/L Enhancements
W
2
0
Product Specification
W
1
0
W
0
0
23

Related parts for Z8523016VSC