M25P80-VMW6G STMicroelectronics, M25P80-VMW6G Datasheet - Page 21
M25P80-VMW6G
Manufacturer Part Number
M25P80-VMW6G
Description
M25P80 CMOST7X 2P-3MSO 08 WIDE .208 (EIAJ)
Manufacturer
STMicroelectronics
Datasheet
1.M25P80-VMW6G.pdf
(41 pages)
Specifications of M25P80-VMW6G
Lead Free Status / Rohs Status
RoHS Compliant part
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M25P80-VMW6G
Manufacturer:
CET
Quantity:
1 200
Part Number:
M25P80-VMW6G
Manufacturer:
ST
Quantity:
20 000
Sector Erase (SE)
The Sector Erase (SE) instruction sets to 1 (FFh)
all bits inside the chosen sector. Before it can be
accepted, a Write Enable (WREN) instruction
must previously have been executed. After the
Write Enable (WREN) instruction has been decod-
ed, the device sets the Write Enable Latch (WEL).
The Sector Erase (SE) instruction is entered by
driving Chip Select (S) Low, followed by the in-
struction code, and three address bytes on Serial
Data Input (D). Any address inside the Sector (see
Table
(SE) instruction. Chip Select (S) must be driven
Low for the entire duration of the sequence.
The instruction sequence is shown in
Figure 16. Sector Erase (SE) Instruction Sequence
Note: Address bits A23 to A20 are Don’t Care.
3.) is a valid address for the Sector Erase
S
C
D
0
1
2
Instruction
3
Figure
4
5
16..
6
7
MSB
23 22
8
Chip Select (S) must be driven High after the
eighth bit of the last address byte has been latched
in, otherwise the Sector Erase (SE) instruction is
not executed. As soon as Chip Select (S) is driven
High, the self-timed Sector Erase cycle (whose du-
ration is t
cle is in progress, the Status Register may be read
to check the value of the Write In Progress (WIP)
bit. The Write In Progress (WIP) bit is 1 during the
self-timed Sector Erase cycle, and is 0 when it is
completed. At some unspecified time before the
cycle is completed, the Write Enable Latch (WEL)
bit is reset.
A Sector Erase (SE) instruction applied to a page
which is protected by the Block Protect (BP2, BP1,
BP0) bits (see
ed.
9
24 Bit Address
SE
2
29 30 31
) is initiated. While the Sector Erase cy-
1
Table 3.
0
AI03751D
and
Table
2.) is not execut-
M25P80
21/41