ADV7343BSTZ Analog Devices Inc, ADV7343BSTZ Datasheet - Page 67

IC ENCODER VIDEO W/DAC 64-LQFP

ADV7343BSTZ

Manufacturer Part Number
ADV7343BSTZ
Description
IC ENCODER VIDEO W/DAC 64-LQFP
Manufacturer
Analog Devices Inc
Type
Video Encoderr
Datasheet

Specifications of ADV7343BSTZ

Applications
DVD, Blu-Ray
Voltage - Supply, Analog
3.3V
Voltage - Supply, Digital
1.8V
Mounting Type
Surface Mount
Package / Case
64-LQFP
Supply Voltage Range
1.71V To 1.89V
Operating Temperature Range
-40°C To +85°C
Tv / Video Case Style
LQFP
No. Of Pins
64
Svhc
No SVHC (18-Jun-2010)
Operating Temperature Max
85°C
Operating
RoHS Compliant
Input Format
Digital
Output Format
Analogue
Dac Resolution
11bit
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADV7343BSTZ
Manufacturer:
ADI
Quantity:
301
Part Number:
ADV7343BSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADV7343BSTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
ADV7343BSTZ-3
Manufacturer:
ADI
Quantity:
246
Company:
Part Number:
ADV7343BSTZ-3
Quantity:
626
Company:
Part Number:
ADV7343BSTZ-3
Quantity:
320
Table 58. S_VSYNC Output Control
ED/HD Input
Sync Format
(Subaddress
0x30, Bit 2)
X
X
0
1
1
X
X
1
2
LOW POWER MODE
Subaddress 0x0D, Bits[2:0]
For power-sensitive applications, the ADV7342/ADV7343
support an Analog Devices proprietary low power mode of
operation on DAC 1, DAC 2, and DAC 3. To use this low power
mode, these DACs must be operating in full-drive mode (R
= 510 Ω, R
drive mode (R
be independently enabled or disabled on DAC 1, DAC 2, and
DAC 3 using Subaddress 0x0D, Bits[2:0]. Low power mode is
disabled by default on each DAC.
In low power mode, DAC current consumption is content
dependent. On a typical video stream, it can be reduced by as
much as 40%. For applications requiring the highest possible video
performance, low power mode should be disabled.
CABLE DETECTION
Subaddress 0x10
The ADV7342/ADV7343 include an Analog Devices propri-
etary cable detection feature. The cable detection feature is
available on DAC 1 and DAC 2, while operating in full-drive
mode (R
cable). The feature is not available in low-drive mode (R
4.12 kΩ, R
must be powered up in Subaddress 0x00.
The cable detection feature can be used with all SD, ED, and
HD video standards. It is available for all output configurations,
that is, CVBS, YC, YPrPb, and RGB output configurations.
For CVBS/YC output configurations, both DAC 1 and DAC 2
are monitored; that is, the CVBS and YC luma outputs are
monitored. For YPrPb and RGB output configurations, only
In all ED/HD standards where there is a VSYNC output, the start of the VSYNC pulse is aligned with the falling edge of the embedded VSYNC in the output video.
X
= don’t care.
SET1
L
L
= 300 Ω). For a DAC to be monitored, the DAC
= 37.5 Ω). Low power mode is not available in low-
= 510 Ω, R
SET
ED/HD VSYNC
Control
(Subaddress
0x34, Bit 2)
X
X
0
0
0
1
1
= 4.12 kΩ, R
L1
= 37.5 Ω, assuming a connected
L
= 300 Ω). Low power mode can
ED/HD Sync
Output Enable
(Subaddress
0x02, Bit 7)
0
0
1
1
1
1
1
, 1 2
0
X
SD Sync Output
Enable
(Subaddress 0x02,
Bit 6)
1
x
X
X
X
SET1
SET1
=
Rev. A | Page 67 of 104
Video Standard
X
Interlaced
X
All HD interlaced
standards
All ED/HD
progressive
standards
All ED/HD
standards
except 525p
525p
DAC 1 is monitored; that is, the luma or green output is
monitored.
Once per frame, the ADV7342/ADV7343 monitor DAC 1
and/or DAC 2, updating Subaddress 0x10, Bit 0 and Bit 1,
respectively. If a cable is detected on one of the DACs, the
relevant bit is set to 0. If not, the bit is set to 1.
DAC AUTOPOWER-DOWN
Subaddress 0x10, Bit 4
For power-sensitive applications, a DAC autopower-down
feature can be enabled using Subaddress 0x10, Bit 4. This feature
is available only when the cable detection feature is enabled.
With this feature enabled, the cable detection circuitry monitors
DAC 1 and/or DAC 2 once per frame. If they are unconnected,
some or all of the DACs automatically power down. Which
DAC or DACs are powered down depends on the selected
output configuration.
For CVBS/YC output configurations, if DAC 1 is unconnected,
only DAC 1 powers down. If DAC 2 is unconnected, DAC 2 and
DAC 3 power down.
For YPrPb and RGB output configurations, if DAC 1 is
unconnected, all three DACs power down. DAC 2 is not
monitored for YPrPb and RGB output configurations.
Once per frame, DAC 1 and/or DAC 2 is monitored. If a cable is
detected, the appropriate DAC or DACs remain powered up for
the duration of the frame. If no cable is detected, the appropriate
DAC or DACs power down until the next frame, when the process
is repeated.
Signal on S_VSYNC Pin
Tristate
Pipelined SD VSYNC/field
Pipelined ED/HD VSYNC
or field signal
Pipelined field signal
based on AV Code F bit
Pipelined VSYNC based
on AV Code V bit
Pipelined ED/HD VSYNC
based on the
vertical counter
Pipelined ED/HD VSYNC
based on the vertical
counter
ADV7342/ADV7343
Duration
N/A
See the
section
As per VSYNC or
field signal timing
Field
Vertical blanking
interval
Aligned with
serration lines
Vertical blanking
interval
SD Timing

Related parts for ADV7343BSTZ