DS92LV1021TMSA/NOPB National Semiconductor, DS92LV1021TMSA/NOPB Datasheet - Page 11

IC SERIALIZER 10-BIT 28-SSOP

DS92LV1021TMSA/NOPB

Manufacturer Part Number
DS92LV1021TMSA/NOPB
Description
IC SERIALIZER 10-BIT 28-SSOP
Manufacturer
National Semiconductor

Specifications of DS92LV1021TMSA/NOPB

Function
Serializer
Data Rate
400Mbps
Input Type
LVTTL/LVCMOS
Output Type
LVDS
Number Of Inputs
10
Number Of Outputs
1
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
28-SSOP
Serdes Function
Serializer
Ic Output Type
LVDS
No. Of Inputs
10
No. Of Outputs
1
Supply Voltage Range
3V To 3.6V
Driver Case Style
SSOP
No. Of Pins
28
Filter Terminals
SMD
Rohs Compliant
Yes
Data Rate Max
400Mbps
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
*DS92LV1021TMSA
*DS92LV1021TMSA/NOPB
DS92LV1021TMSA

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DS92LV1021TMSA/NOPB
Manufacturer:
TI
Quantity:
16 000
DIN
TCLK_R/F
DO+
DO−
DEN
PWRDN
TCLK
SYNC
DVCC
DGND
AVCC
AGND
SYNC PTRN
DATA (0–9)
DATA (0–9)
Serializer Pin Description
Truth Table
∼ Pulse 5-bits
* Inverted
** Device must be locked first
DIN (0–9)
Must be 1 before SYNC PTRN starts
DATA
DATA
RI
X
X
X
X
X
Pin Name
SYNC PTRN*
DATA (0–9)*
DATA (0–9)*
TCLK_R/F
RI−
X
X
X
X
X
1
0
SYSTEM CLK
I/O
O
O
I
I
I
I
I
I
I
I
I
I
RCLK_R/F
TCLK
L
K
X
X
X
X
X
1
0
18, 25, 20, 23
27, 28
15, 16
17, 26
3–12
1, 2
No.
13
22
21
19
24
14
SYNC1/SYNC2
SYSTEM CLK
SYSTEM CLK
SYSTEM CLK
REFCLK
1∼
X
X
X
X
0
0
Data Input. TTL levels inputs. Data on these pins are loaded into a
10-bit input register.
Transmit Clock Rising/Falling strobe select. TTL level input. Selects
TCLK active edge for strobing of DIN data. High selects rising
edge. Low selects falling edge.
+ Serial Data Output. Non-inverting Bus LVDS differential output.
− Serial Data Output. Inverting Bus LVDS differential output.
Serial Data Output Enable. TTL level input. A low, puts the Bus
LVDS outputs in TRI-STATE.
Powerdown. TTL level input. PWRDN driven low shuts down the
PLL and TRI-STATEs the outputs putting the device into a low
power sleep mode. This pin has an internal weak pull down.
Transmit Clock. TTL level input. Input for 16 MHz–40 MHz
(nominal) system clock.
Assertion of SYNC (high) for at least 1024 synchronization symbols
to be transmitted on the Bus LVDS serial output. Synchronization
symbols continue to be sent if SYNC continues asserted. TTL level
input. The two SYNC pins are ORed.
Digital Circuit power supply. DVCC voltage level should be identical
to the AVCC voltage level.
Digital Circuit ground. Ground potential should be the same as
AGND.
Analog power supply (PLL and Analog Circuits). AVCC voltage
level should be identical to the DVCC voltage level.
Analog ground (PLL and Analog Circuits). Ground potential should
be the same as DGND.
11
DEN
REN
0**
X
X
0
1
1
1
1
1
1
PWRDN
PWRDN
0
1
1
1
1
0
1
1
1
1
Description
SYNC PTRN
DATA (0–9)
DATA (0–9)
RCLK
DO+
CLK
L
K
Z
Z
Z
Z
SYNC PTRN*
DATA (0–9)*
DATA (0–9)*
www.national.com
LOCK
DO−
1
Z
Z
Z
Z
0
0

Related parts for DS92LV1021TMSA/NOPB