MAX9217ECM/V+T Maxim Integrated Products, MAX9217ECM/V+T Datasheet - Page 5

no-image

MAX9217ECM/V+T

Manufacturer Part Number
MAX9217ECM/V+T
Description
IC SERIALIZER LVDS 48LQFP
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX9217ECM/V+T

Function
Serializer
Data Rate
700Mbps
Input Type
LVTTL/LVCMOS
Output Type
LVDS
Number Of Inputs
27
Number Of Outputs
1
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
11, 12, 15–21
1, 13, 37
14, 38
24, 25
30, 31
39–48
3–10,
PIN
22
23
26
27
28
29
32
33
34
35
36
2
RGB_IN[17:0]
CNTL_IN[8:0]
LVDS GND
PWRDWN
_______________________________________________________________________________________
PLL GND
PCLK_IN
V
V
NAME
DE_IN
CCLVDS
V
OUT+
RNG1
RNG0
OUT-
GND
CCPLL
CMF
V
I.C.
CCIN
EP
CC
Input Buffer Supply and Digital Supply Ground
Input Buffer Supply Voltage. Bypass to GND with 0.1µF and 0.001µF capacitors in parallel as
close to the device as possible, with the smallest value capacitor closest to the supply pin.
LVTTL/LVCMOS Red, Green, and Blue Digital Video Data Inputs. Eighteen data bits are loaded
into the input latch on the rising edge of PCLK_IN when DE_IN is high. Internally pulled down to
GND.
LVTTL/LVCMOS Control Data Inputs. Control data are latched on the rising edge of PCLK_IN
when DE_IN is low. Internally pulled down to GND.
Digital Supply Voltage. Bypass to GND with 0.1µF and 0.001µF capacitors in parallel as close to
the device as possible, with the smallest value capacitor closest to the supply pin.
LVTTL/LVCMOS Data Enable Input. Logic-high selects RGB_IN[17:0] to be latched. Logic-low
selects CNTL_IN[8:0] to be latched. DE_IN must be switching for proper operation. Internally
pulled down to GND.
LVTTL/LVCMOS Parallel Clock Input. Latches data and control inputs and provides the PLL
reference clock. Internally pulled down to GND.
Internally connected to GND. Connect to GND or leave unconnected.
PLL Supply Ground
PLL Supply Voltage. Bypass to PLL GND with 0.1µF and 0.001µF capacitors in parallel as close
to the device as possible, with the smallest value capacitor closest to the supply pin.
LVTTL/LVCMOS Power-Down Input. Internally pulled down to GND.
Common-Mode Filter. Optionally connect a capacitor between CMF and ground to filter
common-mode switching noise.
LVDS Supply Ground
Inverting LVDS Serial Data Output
Noninverting LVDS Serial Data Output
LVDS Supply Voltage. Bypass to LVDS GND with 0.1µF and 0.001µF capacitors in parallel as
close to the device as possible, with the smallest value capacitor closest to the supply pin.
LVTTL/LVCMOS Frequency Range Select Input. Set to the frequency range that includes the
PCLK_IN frequency as shown in Table 3. Internally pulled down to GND.
LVTTL/LVCMOS Frequency Range Select Input. Set to the frequency range that includes the
PCLK_IN frequency as shown in Table 3. Internally pulled down to GND.
Exposed Pad (Thin QFN Package Only). Connect Thin QFN exposed pad to PCB GND.
DC-Balanced LVDS Serializer
27-Bit, 3MHz-to-35MHz
FUNCTION
Pin Description
5

Related parts for MAX9217ECM/V+T