M25P128-VMF6TPB Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC., M25P128-VMF6TPB Datasheet - Page 13

no-image

M25P128-VMF6TPB

Manufacturer Part Number
M25P128-VMF6TPB
Description
IC FLASH 128MBIT 65NM 3V SO16
Manufacturer
Numonyx - A DIVISION OF MICRON SEMICONDUCTOR PRODUCTS, INC.
Series
Forté™r
Datasheet

Specifications of M25P128-VMF6TPB

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
128M (16M x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
16-SOIC (0.295", 7.50mm Width)
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
M25P128-VMF6TPB
M25P128-VMF6TPBTR

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P128-VMF6TPB
Manufacturer:
MICRON
Quantity:
4 500
Part Number:
M25P128-VMF6TPB
Manufacturer:
MICRON33
Quantity:
2 567
Part Number:
M25P128-VMF6TPB
Manufacturer:
MICRON/镁光
Quantity:
20 000
Part Number:
M25P128-VMF6TPB
0
Company:
Part Number:
M25P128-VMF6TPB
Quantity:
6 000
4.5
4.6
4.7
Active power and standby power modes
When Chip Select (S) is Low, the device is selected, and in the Active Power mode.
When Chip Select (S) is High, the device is deselected, but could remain in the Active
Power mode until all internal cycles have completed (Program, Erase, Write Status
Register). The device then goes in to the Standby Power mode. The device consumption
drops to I
Status register
The Status Register contains a number of status and control bits that can be read or set (as
appropriate) by specific instructions. See
detailed description of the Status Register bits.
Protection modes
The environments where non-volatile memory devices are used can be very noisy. No SPI
device can operate correctly in the presence of excessive noise. To help combat this, the
M25P128 features the following data protection mechanisms:
Power On Reset and an internal timer (t
inadvertent changes while the power supply is outside the operating specification.
Program, Erase and Write Status Register instructions are checked that they consist of
a number of clock pulses that is a multiple of eight, before they are accepted for
execution.
All instructions that modify data must be preceded by a Write Enable (WREN)
instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state
by the following events:
The Block Protect (BP2, BP1, BP0) bits allow part of the memory to be configured as
read-only. This is the Software Protected Mode (SPM).
The Write Protect (W/V
Status Register Write Disable (SRWD) bit to be protected. This is the Hardware
Protected Mode (HPM).
CC1
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Page Program (PP) instruction completion
Sector Erase (SE) instruction completion
Bulk Erase (BE) instruction completion
.
PP
) signal allows the Block Protect (BP2, BP1, BP0) bits and
Section 6.4: Read status register (RDSR)
PUW
) can provide protection against
for a
13/47

Related parts for M25P128-VMF6TPB