AD9888KS-140 Analog Devices Inc, AD9888KS-140 Datasheet - Page 23

no-image

AD9888KS-140

Manufacturer Part Number
AD9888KS-140
Description
IC FLAT PANEL INTERFACE 128-MQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD9888KS-140

Rohs Status
RoHS non-compliant
Applications
Graphic Cards, VGA Interfaces
Interface
2-Wire Serial
Voltage - Supply
3 V ~ 3.6 V
Package / Case
128-MQFP, 128-PQFP
Mounting Type
Surface Mount

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9888KS-140
Manufacturer:
ANALOGDE
Quantity:
1 559
Part Number:
AD9888KS-140
Manufacturer:
AD
Quantity:
214
Part Number:
AD9888KS-140
Manufacturer:
ADI
Quantity:
450
Part Number:
AD9888KS-140
Manufacturer:
ADI/亚德诺
Quantity:
20 000
REV. B
0F
0F
0F
10
3
A bit to indicate the polarity of the COAST signal that is
applied to the PLL COAST input.
Active LOW means that the clock generator will ignore
Hsync inputs when COAST is low, and continue
operating at the same nominal frequency until COAST
goes high.
Active High means that the clock generator will ignore
Hsync inputs when COAST is high, and continue
operating at the same nominal frequency until COAST
goes low.
This function needs to be used along with the COAST
polarity override bit (Bit 4).
The power-up default value is CSTPOL = 1.
2
This bit is used to either allow or disallow the low power
mode. The low power mode (seek mode) occurs when
there are no signals on any of the Sync inputs.
The default for this register is 1.
1
This bit is used to put the chip in power-down mode. In
this mode, the chip’s power dissipation is reduced to a
fraction of the typical power (see the Electrical Character-
istics table for exact power dissipation). When in power-
down, the HSOUT, VSOUT, DATACK, DATACK, and
all 48 of the data outputs are put into a high impedance
state. (Note: the SOGOUT output is not put into high
impedance.) Circuit blocks that continue to be active
during power-down include the voltage references, sync
processing, sync detection, and the serial register. These
blocks facilitate a fast startup from power-down.
The default for this register is 1.
7-3
This register allows the comparator threshold of the Sync-
on-Green slicer to be adjusted. This register adjusts it in
Table XX. COAST Input Polarity Settings
Table XXI. Seek Mode Override Settings
COAST Input Polarity
Seek Mode Override
PWRDN
Sync-on-Green Slicer Threshold
Select
1
0
Table XXII. Power-Down Settings
Select
0
1
CSTPOL
0
1
Result
Allow Seek Mode
Disallow Seek Mode
Result
Power-Down
Normal Operation
Function
Active Low
Active High
–23–
10
10
11
12
13
steps of 10 mV, with the minimum setting equal to 10 mV
and the maximum setting equal to 330 mV.
The default setting is 15 and corresponds to a threshold
value of 0.16 V.
2
A bit that determines whether the red channel is clamped
to ground or to midscale. For RGB video, all three chan-
nels are referenced to ground. For YcbCr (or YUV), the
Y channel is referenced to ground, but the CbCr channels
are referenced to midscale. Clamping to midscale actually
clamps to Pin 9.
The default setting for this register is 0.
1
A bit that determines whether the blue channel is clamped
to ground or to midscale. Clamping to midscale actually
clamps to Pin 24.
The default setting for this register is 0.
7:0
This register is used to set the responsiveness of the sync
separator. It sets how many internal 5 MHz clock periods
the sync separator must count to before toggling high or low.
It works like a low-pass filter to ignore Hsync pulses in order
to extract the Vsync signal. This register should be set to
some number greater than the maximum Hsync pulsewidth.
Note: the sync separator threshold uses an internal dedicated
clock with a frequency of approximately 5 MHz.
The default for this register is 32.
7-0
This register allows the COAST signal to be applied prior
to the Vsync signal. This is necessary in cases where pre-
equalization pulses are present. The step size for this
control is one Hsync period.
The default is 0.
7-0
This register allows the COAST signal to be applied
following to the Vsync signal. This is necessary in cases
where post-equalization pulses are present. The step size
for this control is one Hsync period.
The default is 0.
Clamp
0
1
Clamp
0
1
Table XXIV. Blue Clamp Select Settings
Table XXIII. Red Clamp Select Settings
Red Clamp Select
Blue Clamp Select
Sync Separator Threshold
Pre-COAST
Post-COAST
Function
Clamp to Ground
Clamp to Midscale (Pin 9)
Function
Clamp to Ground
Clamp to Midscale (Pin 24)
AD9888

Related parts for AD9888KS-140