M25P20-VMN6TPB Micron Technology Inc, M25P20-VMN6TPB Datasheet - Page 21

no-image

M25P20-VMN6TPB

Manufacturer Part Number
M25P20-VMN6TPB
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M25P20-VMN6TPB

Cell Type
NOR
Density
2Mb
Access Time (max)
8ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
SO N
Program/erase Volt (typ)
2.3 to 3.6V
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
256K
Supply Current
8mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P20-VMN6TPB
Manufacturer:
MICRON
Quantity:
680
Part Number:
M25P20-VMN6TPB
Manufacturer:
NUMONYX
Quantity:
3 500
Part Number:
M25P20-VMN6TPB
Manufacturer:
STMicroelectronics
Quantity:
6 100
Part Number:
M25P20-VMN6TPB
Manufacturer:
ST
0
Part Number:
M25P20-VMN6TPB
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
M25P20-VMN6TPB
0
Part Number:
M25P20-VMN6TPB /1H07S2JBS99-6F
Manufacturer:
ST
0
Part Number:
M25P20-VMN6TPBA
Manufacturer:
MICRON
Quantity:
1 001
Part Number:
M25P20-VMN6TPBA
Manufacturer:
ST
0
6.4.3
6.4.4
BP1, BP0 bits
The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be
software protected against Program and Erase instructions. These bits are written with the
Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1,
BP0) bits is set to 1, the relevant memory area (as defined in
against Page Program (PP) and Sector Erase (SE) instructions. The Block Protect (BP1,
BP0) bits can be written provided that the Hardware Protected mode has not been set. The
Bulk Erase (BE) instruction is executed if, and only if, both Block Protect (BP1, BP0) bits are
0.
SRWD bit
The Status Register Write Disable (SRWD) bit is operated in conjunction with the Write
Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W)
signal allow the device to be put in the Hardware Protected mode (when the Status Register
Write Disable (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the
non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the
Write Status Register (WRSR) instruction is no longer accepted for execution.
Figure 10. Read Status Register (RDSR) Instruction Sequence and Data-Out
S
C
D
Q
Sequence
0
High Impedance
1
2
Instruction
3
4
5
6
7
MSB
7
8
6
Status Register Out
9 10 11 12 13 14 15
5
4
3
2
1
0
MSB
7
Table
6
Status Register Out
5
2) becomes protected
4
3
2
1
0
7
AI02031E
21/55

Related parts for M25P20-VMN6TPB