LFE2-12E-5QN208C Lattice, LFE2-12E-5QN208C Datasheet - Page 14

no-image

LFE2-12E-5QN208C

Manufacturer Part Number
LFE2-12E-5QN208C
Description
IC FPGA 12KLUTS 131I/O 208-BGA
Manufacturer
Lattice
Datasheet

Specifications of LFE2-12E-5QN208C

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE2-12E-5QN208C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
Lattice Semiconductor
Figure 2-9. Clock Divider Connections
Clock Distribution Network
LatticeECP2/M devices have eight quadrant-based primary clocks and eight flexible region-based secondary
clocks/control signals. Two high performance edge clocks are available on each edge of the device to support high
speed interfaces. These clock inputs are selected from external I/Os, the sysCLOCK PLLs, DLLs or routing. These
clock inputs are fed throughout the chip via a clock distribution system.
Primary Clock Sources
LatticeECP2/M devices derive clocks from five primary sources: PLL (GPLL and SPLL) outputs, DLL outputs,
CLKDIV outputs, dedicated clock inputs and routing. LatticeECP2/M devices have two to eight sysCLOCK PLLs
and two DLLs, located on the left and right sides of the device. There are eight dedicated clock inputs, two on each
side of the device, with the exception of the LatticeECP2M 256-fpBGA package devices which have six dedicated
clock inputs on the device. Figure 2-10 shows the primary clock sources.
CLKOP (GPLL)
CLKOS (GPLL)
CLKOP (DLL)
CLKOS (DLL)
PLL PAD
Routing
CLKO
RELEASE
RST
2-11
CLKDIV
LatticeECP2/M Family Data Sheet
÷1
÷2
÷4
÷8
Architecture

Related parts for LFE2-12E-5QN208C