LFE2M20SE-7FN484C Lattice, LFE2M20SE-7FN484C Datasheet - Page 330

no-image

LFE2M20SE-7FN484C

Manufacturer Part Number
LFE2M20SE-7FN484C
Description
IC FPGA 20KLUTS 304I/O 484-BGA
Manufacturer
Lattice
Datasheet

Specifications of LFE2M20SE-7FN484C

Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LFE2M20SE-7FN484C
Manufacturer:
Lattice Semiconductor Corporation
Quantity:
10 000
LFE2M100E/SE Logic Signal Connections: 900 fpBGA (Cont.)
Lattice Semiconductor
* Supports true LVDS. Other differential signals must be emulated with external resistors.
** These dedicated input pins can be used for GPLLs or GDLLs within the respective quadrant.
*** These sysCONFIG pins are dedicated I/O pins for configuration. The outpus are actively driven during normal device operation.
****Due to packaging bond out option, this DQS does not have all the necessary DQ pins bonded out for a full 8-bit data width.
Note: VCCIO and GND pads are used to determine the average DC current drawn by I/Os between GND/VCCIO connections, or between the
last GND/VCCIO in an I/O bank and the end of an I/O bank. The substrate pads listed in the Pin Table do not necessarily have a one to one
connection with a package ball or pin.
Ball Number
U22
N13
N18
V13
V18
J21
W9
K9
R9
J9
Ball/Pad Function
VCCPLL
VCCPLL
VCCPLL
VCCPLL
NC
NC
NC
NC
NC
NC
LFE2M100E/SE
Bank
4-230
-
-
-
-
-
-
-
-
-
-
LatticeECP2/M Family Data Sheet
Dual Function
Pinout Information
Differential

Related parts for LFE2M20SE-7FN484C